TQM834x.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * TQM8349 board configuration file
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. */
  31. #define CONFIG_E300 1 /* E300 Family */
  32. #define CONFIG_MPC83XX 1 /* MPC83XX family */
  33. #define CONFIG_MPC834X 1 /* MPC834X specific */
  34. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  35. #define CONFIG_TQM834X 1 /* TQM834X board specific */
  36. /* IMMR Base Addres Register, use Freescale default: 0xff400000 */
  37. #define CONFIG_SYS_IMMR 0xff400000
  38. /* System clock. Primary input clock when in PCI host mode */
  39. #define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
  40. /*
  41. * Local Bus LCRR
  42. * LCRR: DLL bypass, Clock divider is 8
  43. *
  44. * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
  45. *
  46. * External Local Bus rate is
  47. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  48. */
  49. #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_8)
  50. /* board pre init: do not call, nothing to do */
  51. #undef CONFIG_BOARD_EARLY_INIT_F
  52. /* detect the number of flash banks */
  53. #define CONFIG_BOARD_EARLY_INIT_R
  54. /*
  55. * DDR Setup
  56. */
  57. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
  58. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  59. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  60. #define DDR_CASLAT_25 /* CASLAT set to 2.5 */
  61. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  62. #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
  63. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  64. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
  65. #define CONFIG_SYS_MEMTEST_END 0x00100000
  66. /*
  67. * FLASH on the Local Bus
  68. */
  69. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  70. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  71. #undef CONFIG_SYS_FLASH_CHECKSUM
  72. #define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
  73. #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
  74. /* buffered writes in the AMD chip set is not supported yet */
  75. #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  76. /*
  77. * FLASH bank number detection
  78. */
  79. /*
  80. * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of Flash
  81. * banks has to be determined at runtime and stored in a gloabl variable
  82. * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is only
  83. * used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array flash_info, and
  84. * should be made sufficiently large to accomodate the number of banks that
  85. * might actually be detected. Since most (all?) Flash related functions use
  86. * CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on the board, it is
  87. * defined as tqm834x_num_flash_banks.
  88. */
  89. #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
  90. #ifndef __ASSEMBLY__
  91. extern int tqm834x_num_flash_banks;
  92. #endif
  93. #define CONFIG_SYS_MAX_FLASH_BANKS (tqm834x_num_flash_banks)
  94. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
  95. /* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
  96. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) | \
  97. BR_MS_GPCM | BR_PS_32 | BR_V)
  98. /* FLASH timing (0x0000_0c54) */
  99. #define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT | OR_GPCM_ACS_DIV4 | \
  100. OR_GPCM_SCY_5 | OR_GPCM_TRLX)
  101. #define CONFIG_SYS_PRELIM_OR_AM 0xc0000000 /* OR addr mask: 1 GiB */
  102. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  103. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x8000001D /* 1 GiB window size (2^(size + 1)) */
  104. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
  105. /* disable remaining mappings */
  106. #define CONFIG_SYS_BR1_PRELIM 0x00000000
  107. #define CONFIG_SYS_OR1_PRELIM 0x00000000
  108. #define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000
  109. #define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000
  110. #define CONFIG_SYS_BR2_PRELIM 0x00000000
  111. #define CONFIG_SYS_OR2_PRELIM 0x00000000
  112. #define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000
  113. #define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000
  114. #define CONFIG_SYS_BR3_PRELIM 0x00000000
  115. #define CONFIG_SYS_OR3_PRELIM 0x00000000
  116. #define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000
  117. #define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000
  118. #define CONFIG_SYS_BR4_PRELIM 0x00000000
  119. #define CONFIG_SYS_OR4_PRELIM 0x00000000
  120. #define CONFIG_SYS_LBLAWBAR4_PRELIM 0x00000000
  121. #define CONFIG_SYS_LBLAWAR4_PRELIM 0x00000000
  122. #define CONFIG_SYS_BR5_PRELIM 0x00000000
  123. #define CONFIG_SYS_OR5_PRELIM 0x00000000
  124. #define CONFIG_SYS_LBLAWBAR5_PRELIM 0x00000000
  125. #define CONFIG_SYS_LBLAWAR5_PRELIM 0x00000000
  126. #define CONFIG_SYS_BR6_PRELIM 0x00000000
  127. #define CONFIG_SYS_OR6_PRELIM 0x00000000
  128. #define CONFIG_SYS_LBLAWBAR6_PRELIM 0x00000000
  129. #define CONFIG_SYS_LBLAWAR6_PRELIM 0x00000000
  130. #define CONFIG_SYS_BR7_PRELIM 0x00000000
  131. #define CONFIG_SYS_OR7_PRELIM 0x00000000
  132. #define CONFIG_SYS_LBLAWBAR7_PRELIM 0x00000000
  133. #define CONFIG_SYS_LBLAWAR7_PRELIM 0x00000000
  134. /*
  135. * Monitor config
  136. */
  137. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  138. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  139. #define CONFIG_SYS_RAMBOOT
  140. #else
  141. #undef CONFIG_SYS_RAMBOOT
  142. #endif
  143. #define CONFIG_SYS_INIT_RAM_LOCK 1
  144. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
  145. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  146. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  147. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  148. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  149. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  150. #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc */
  151. /*
  152. * Serial Port
  153. */
  154. #define CONFIG_CONS_INDEX 1
  155. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  156. #define CONFIG_SYS_NS16550
  157. #define CONFIG_SYS_NS16550_SERIAL
  158. #define CONFIG_SYS_NS16550_REG_SIZE 1
  159. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  160. #define CONFIG_SYS_BAUDRATE_TABLE \
  161. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  162. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  163. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  164. /*
  165. * I2C
  166. */
  167. #define CONFIG_HARD_I2C /* I2C with hardware support */
  168. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  169. #define CONFIG_FSL_I2C
  170. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed: 400KHz */
  171. #define CONFIG_SYS_I2C_SLAVE 0x7F /* slave address */
  172. #define CONFIG_SYS_I2C_OFFSET 0x3000
  173. /* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
  174. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  175. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
  176. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes per write */
  177. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
  178. #define CONFIG_SYS_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
  179. /* I2C RTC */
  180. #define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
  181. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  182. /* I2C SYSMON (LM75) */
  183. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  184. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  185. #define CONFIG_SYS_DTT_MAX_TEMP 70
  186. #define CONFIG_SYS_DTT_LOW_TEMP -30
  187. #define CONFIG_SYS_DTT_HYSTERESIS 3
  188. /*
  189. * TSEC
  190. */
  191. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  192. #define CONFIG_MII
  193. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  194. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  195. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  196. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
  197. #if defined(CONFIG_TSEC_ENET)
  198. #ifndef CONFIG_NET_MULTI
  199. #define CONFIG_NET_MULTI
  200. #endif
  201. #define CONFIG_TSEC1 1
  202. #define CONFIG_TSEC1_NAME "TSEC0"
  203. #define CONFIG_TSEC2 1
  204. #define CONFIG_TSEC2_NAME "TSEC1"
  205. #define TSEC1_PHY_ADDR 2
  206. #define TSEC2_PHY_ADDR 1
  207. #define TSEC1_PHYIDX 0
  208. #define TSEC2_PHYIDX 0
  209. #define TSEC1_FLAGS TSEC_GIGABIT
  210. #define TSEC2_FLAGS TSEC_GIGABIT
  211. /* Options are: TSEC[0-1] */
  212. #define CONFIG_ETHPRIME "TSEC0"
  213. #endif /* CONFIG_TSEC_ENET */
  214. /*
  215. * General PCI
  216. * Addresses are mapped 1-1.
  217. */
  218. #define CONFIG_PCI
  219. #if defined(CONFIG_PCI)
  220. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  221. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  222. /* PCI1 host bridge */
  223. #define CONFIG_SYS_PCI1_MEM_BASE 0xc0000000
  224. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  225. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  226. #define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
  227. #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
  228. #define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
  229. #undef CONFIG_EEPRO100
  230. #define CONFIG_EEPRO100
  231. #undef CONFIG_TULIP
  232. #if !defined(CONFIG_PCI_PNP)
  233. #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
  234. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
  235. #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
  236. #endif
  237. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  238. #endif /* CONFIG_PCI */
  239. /*
  240. * Environment
  241. */
  242. #define CONFIG_ENV_OVERWRITE
  243. #ifndef CONFIG_SYS_RAMBOOT
  244. #define CONFIG_ENV_IS_IN_FLASH 1
  245. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  246. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  247. #define CONFIG_ENV_SIZE 0x2000
  248. #else
  249. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  250. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  251. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  252. #define CONFIG_ENV_SIZE 0x2000
  253. #endif
  254. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  255. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  256. /*
  257. * BOOTP options
  258. */
  259. #define CONFIG_BOOTP_BOOTFILESIZE
  260. #define CONFIG_BOOTP_BOOTPATH
  261. #define CONFIG_BOOTP_GATEWAY
  262. #define CONFIG_BOOTP_HOSTNAME
  263. /*
  264. * Command line configuration.
  265. */
  266. #include <config_cmd_default.h>
  267. #define CONFIG_CMD_DATE
  268. #define CONFIG_CMD_DTT
  269. #define CONFIG_CMD_EEPROM
  270. #define CONFIG_CMD_I2C
  271. #define CONFIG_CMD_JFFS2
  272. #define CONFIG_CMD_MII
  273. #define CONFIG_CMD_PING
  274. #define CONFIG_CMD_DHCP
  275. #if defined(CONFIG_PCI)
  276. #define CONFIG_CMD_PCI
  277. #endif
  278. #if defined(CONFIG_SYS_RAMBOOT)
  279. #undef CONFIG_CMD_SAVEENV
  280. #undef CONFIG_CMD_LOADS
  281. #endif
  282. /*
  283. * Miscellaneous configurable options
  284. */
  285. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  286. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  287. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  288. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  289. #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
  290. #ifdef CONFIG_SYS_HUSH_PARSER
  291. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  292. #endif
  293. #if defined(CONFIG_CMD_KGDB)
  294. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  295. #else
  296. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  297. #endif
  298. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  299. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  300. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  301. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  302. #undef CONFIG_WATCHDOG /* watchdog disabled */
  303. /*
  304. * For booting Linux, the board info and command line data
  305. * have to be in the first 8 MB of memory, since this is
  306. * the maximum mapped by the Linux kernel during initialization.
  307. */
  308. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  309. #define CONFIG_SYS_HRCW_LOW (\
  310. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  311. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  312. HRCWL_CSB_TO_CLKIN_4X1 |\
  313. HRCWL_VCO_1X2 |\
  314. HRCWL_CORE_TO_CSB_2X1)
  315. #if defined(PCI_64BIT)
  316. #define CONFIG_SYS_HRCW_HIGH (\
  317. HRCWH_PCI_HOST |\
  318. HRCWH_64_BIT_PCI |\
  319. HRCWH_PCI1_ARBITER_ENABLE |\
  320. HRCWH_PCI2_ARBITER_DISABLE |\
  321. HRCWH_CORE_ENABLE |\
  322. HRCWH_FROM_0X00000100 |\
  323. HRCWH_BOOTSEQ_DISABLE |\
  324. HRCWH_SW_WATCHDOG_DISABLE |\
  325. HRCWH_ROM_LOC_LOCAL_16BIT |\
  326. HRCWH_TSEC1M_IN_GMII |\
  327. HRCWH_TSEC2M_IN_GMII )
  328. #else
  329. #define CONFIG_SYS_HRCW_HIGH (\
  330. HRCWH_PCI_HOST |\
  331. HRCWH_32_BIT_PCI |\
  332. HRCWH_PCI1_ARBITER_ENABLE |\
  333. HRCWH_PCI2_ARBITER_DISABLE |\
  334. HRCWH_CORE_ENABLE |\
  335. HRCWH_FROM_0X00000100 |\
  336. HRCWH_BOOTSEQ_DISABLE |\
  337. HRCWH_SW_WATCHDOG_DISABLE |\
  338. HRCWH_ROM_LOC_LOCAL_16BIT |\
  339. HRCWH_TSEC1M_IN_GMII |\
  340. HRCWH_TSEC2M_IN_GMII )
  341. #endif
  342. /* System IO Config */
  343. #define CONFIG_SYS_SICRH SICRH_TSOBI1
  344. #define CONFIG_SYS_SICRL SICRL_LDP_A
  345. /* i-cache and d-cache disabled */
  346. #define CONFIG_SYS_HID0_INIT 0x000000000
  347. #define CONFIG_SYS_HID0_FINAL CONFIG_SYS_HID0_INIT
  348. #define CONFIG_SYS_HID2 HID2_HBE
  349. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  350. /* DDR 0 - 512M */
  351. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  352. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  353. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  354. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  355. /* stack in DCACHE @ 512M (no backing mem) */
  356. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  357. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  358. /* PCI */
  359. #ifdef CONFIG_PCI
  360. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  361. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  362. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MEM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  363. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MEM_BASE + 0x10000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  364. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  365. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE + 0x10000000 | BATU_BL_16M | BATU_VS | BATU_VP)
  366. #else
  367. #define CONFIG_SYS_IBAT3L (0)
  368. #define CONFIG_SYS_IBAT3U (0)
  369. #define CONFIG_SYS_IBAT4L (0)
  370. #define CONFIG_SYS_IBAT4U (0)
  371. #define CONFIG_SYS_IBAT5L (0)
  372. #define CONFIG_SYS_IBAT5U (0)
  373. #endif
  374. /* IMMRBAR */
  375. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  376. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR | BATU_BL_1M | BATU_VS | BATU_VP)
  377. /* FLASH */
  378. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  379. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  380. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  381. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  382. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  383. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  384. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  385. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  386. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  387. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  388. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  389. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  390. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  391. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  392. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  393. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  394. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  395. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  396. /*
  397. * Internal Definitions
  398. *
  399. * Boot Flags
  400. */
  401. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  402. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  403. #if defined(CONFIG_CMD_KGDB)
  404. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  405. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  406. #endif
  407. /*
  408. * Environment Configuration
  409. */
  410. #define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
  411. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  412. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  413. #define CONFIG_BAUDRATE 115200
  414. #define CONFIG_PREBOOT "echo;" \
  415. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  416. "echo"
  417. #undef CONFIG_BOOTARGS
  418. #define CONFIG_EXTRA_ENV_SETTINGS \
  419. "netdev=eth0\0" \
  420. "hostname=tqm834x\0" \
  421. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  422. "nfsroot=${serverip}:${rootpath}\0" \
  423. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  424. "addip=setenv bootargs ${bootargs} " \
  425. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  426. ":${hostname}:${netdev}:off panic=1\0" \
  427. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  428. "flash_nfs=run nfsargs addip addtty;" \
  429. "bootm ${kernel_addr}\0" \
  430. "flash_self=run ramargs addip addtty;" \
  431. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  432. "net_nfs=tftp 400000 ${bootfile};run nfsargs addip addtty;" \
  433. "bootm\0" \
  434. "rootpath=/opt/eldk/ppc_6xx\0" \
  435. "bootfile=/tftpboot/tqm834x/uImage\0" \
  436. "kernel_addr=80060000\0" \
  437. "ramdisk_addr=80160000\0" \
  438. "load=tftp 100000 /tftpboot/tqm834x/u-boot.bin\0" \
  439. "update=protect off 80000000 8003ffff; " \
  440. "era 80000000 8003ffff; cp.b 100000 80000000 40000\0" \
  441. "upd=run load update\0" \
  442. ""
  443. #define CONFIG_BOOTCOMMAND "run flash_self"
  444. /*
  445. * JFFS2 partitions
  446. */
  447. /* mtdparts command line support */
  448. #define CONFIG_CMD_MTDPARTS
  449. #define MTDIDS_DEFAULT "nor0=TQM834x-0"
  450. /* default mtd partition table */
  451. #define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),256k(env),"\
  452. "1m(kernel),2m(initrd),"\
  453. "-(user);"\
  454. #endif /* __CONFIG_H */