corenet_ds.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * Corenet DS style board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #include "../board/freescale/common/ics307_clk.h"
  28. #ifdef CONFIG_RAMBOOT_PBL
  29. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  30. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  31. #endif
  32. /* High Level Configuration Options */
  33. #define CONFIG_BOOKE
  34. #define CONFIG_E500 /* BOOKE e500 family */
  35. #define CONFIG_E500MC /* BOOKE e500mc family */
  36. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  37. #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
  38. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  39. #define CONFIG_MP /* support multiple processors */
  40. #ifndef CONFIG_SYS_TEXT_BASE
  41. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  42. #endif
  43. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  44. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  45. #endif
  46. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  47. #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
  48. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  49. #define CONFIG_PCI /* Enable PCI/PCIE */
  50. #define CONFIG_PCIE1 /* PCIE controler 1 */
  51. #define CONFIG_PCIE2 /* PCIE controler 2 */
  52. #define CONFIG_PCIE3 /* PCIE controler 3 */
  53. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  54. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  55. #define CONFIG_SYS_SRIO
  56. #define CONFIG_SRIO1 /* SRIO port 1 */
  57. #define CONFIG_SRIO2 /* SRIO port 2 */
  58. #define CONFIG_FSL_LAW /* Use common FSL init code */
  59. #define CONFIG_ENV_OVERWRITE
  60. #ifdef CONFIG_SYS_NO_FLASH
  61. #define CONFIG_ENV_IS_NOWHERE
  62. #else
  63. #define CONFIG_FLASH_CFI_DRIVER
  64. #define CONFIG_SYS_FLASH_CFI
  65. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  66. #endif
  67. #if defined(CONFIG_SPIFLASH)
  68. #define CONFIG_SYS_EXTRA_ENV_RELOC
  69. #define CONFIG_ENV_IS_IN_SPI_FLASH
  70. #define CONFIG_ENV_SPI_BUS 0
  71. #define CONFIG_ENV_SPI_CS 0
  72. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  73. #define CONFIG_ENV_SPI_MODE 0
  74. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  75. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  76. #define CONFIG_ENV_SECT_SIZE 0x10000
  77. #elif defined(CONFIG_SDCARD)
  78. #define CONFIG_SYS_EXTRA_ENV_RELOC
  79. #define CONFIG_ENV_IS_IN_MMC
  80. #define CONFIG_SYS_MMC_ENV_DEV 0
  81. #define CONFIG_ENV_SIZE 0x2000
  82. #define CONFIG_ENV_OFFSET (512 * 1097)
  83. #elif defined(CONFIG_NAND)
  84. #define CONFIG_SYS_EXTRA_ENV_RELOC
  85. #define CONFIG_ENV_IS_IN_NAND
  86. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  87. #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
  88. #else
  89. #define CONFIG_ENV_IS_IN_FLASH
  90. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  91. #define CONFIG_ENV_SIZE 0x2000
  92. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  93. #endif
  94. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  95. /*
  96. * These can be toggled for performance analysis, otherwise use default.
  97. */
  98. #define CONFIG_SYS_CACHE_STASHING
  99. #define CONFIG_BACKSIDE_L2_CACHE
  100. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  101. #define CONFIG_BTB /* toggle branch predition */
  102. #define CONFIG_DDR_ECC
  103. #ifdef CONFIG_DDR_ECC
  104. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  105. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  106. #endif
  107. #define CONFIG_ENABLE_36BIT_PHYS
  108. #ifdef CONFIG_PHYS_64BIT
  109. #define CONFIG_ADDR_MAP
  110. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  111. #endif
  112. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  113. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  114. #define CONFIG_SYS_MEMTEST_END 0x00400000
  115. #define CONFIG_SYS_ALT_MEMTEST
  116. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  117. /*
  118. * Config the L3 Cache as L3 SRAM
  119. */
  120. #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
  121. #ifdef CONFIG_PHYS_64BIT
  122. #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
  123. #else
  124. #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
  125. #endif
  126. #define CONFIG_SYS_L3_SIZE (1024 << 10)
  127. #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
  128. /*
  129. * Base addresses -- Note these are effective addresses where the
  130. * actual resources get mapped (not physical addresses)
  131. */
  132. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000 /* CCSRBAR Default */
  133. #define CONFIG_SYS_CCSRBAR 0xfe000000 /* relocated CCSRBAR */
  134. #ifdef CONFIG_PHYS_64BIT
  135. #define CONFIG_SYS_CCSRBAR_PHYS 0xffe000000ull /* physical addr of CCSRBAR */
  136. #else
  137. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  138. #endif
  139. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  140. #ifdef CONFIG_PHYS_64BIT
  141. #define CONFIG_SYS_DCSRBAR 0xf0000000
  142. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  143. #endif
  144. /* EEPROM */
  145. #define CONFIG_ID_EEPROM
  146. #define CONFIG_SYS_I2C_EEPROM_NXID
  147. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  148. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  149. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  150. /*
  151. * DDR Setup
  152. */
  153. #define CONFIG_VERY_BIG_RAM
  154. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  155. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  156. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  157. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  158. #define CONFIG_DDR_SPD
  159. #define CONFIG_FSL_DDR3
  160. #define CONFIG_SYS_SPD_BUS_NUM 1
  161. #define SPD_EEPROM_ADDRESS1 0x51
  162. #define SPD_EEPROM_ADDRESS2 0x52
  163. #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
  164. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  165. /*
  166. * Local Bus Definitions
  167. */
  168. /* Set the local bus clock 1/8 of platform clock */
  169. #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
  170. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
  171. #ifdef CONFIG_PHYS_64BIT
  172. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  173. #else
  174. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  175. #endif
  176. #define CONFIG_SYS_FLASH_BR_PRELIM \
  177. (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
  178. | BR_PS_16 | BR_V)
  179. #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
  180. | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
  181. #define CONFIG_SYS_BR1_PRELIM \
  182. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  183. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  184. #define CONFIG_FSL_NGPIXIS /* use common ngPIXIS code */
  185. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  186. #ifdef CONFIG_PHYS_64BIT
  187. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  188. #else
  189. #define PIXIS_BASE_PHYS PIXIS_BASE
  190. #endif
  191. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  192. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  193. #define PIXIS_LBMAP_SWITCH 7
  194. #define PIXIS_LBMAP_MASK 0xf0
  195. #define PIXIS_LBMAP_SHIFT 4
  196. #define PIXIS_LBMAP_ALTBANK 0x40
  197. #define CONFIG_SYS_FLASH_QUIET_TEST
  198. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  199. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  200. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  201. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  202. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  203. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  204. #if defined(CONFIG_RAMBOOT_PBL)
  205. #define CONFIG_SYS_RAMBOOT
  206. #endif
  207. /* Nand Flash */
  208. #if defined(CONFIG_P3041DS) || defined(CONFIG_P5020DS)
  209. #define CONFIG_NAND_FSL_ELBC
  210. #ifdef CONFIG_NAND_FSL_ELBC
  211. #define CONFIG_SYS_NAND_BASE 0xffa00000
  212. #ifdef CONFIG_PHYS_64BIT
  213. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  214. #else
  215. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  216. #endif
  217. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
  218. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  219. #define CONFIG_MTD_NAND_VERIFY_WRITE
  220. #define CONFIG_CMD_NAND
  221. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  222. /* NAND flash config */
  223. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  224. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  225. | BR_PS_8 /* Port Size = 8 bit */ \
  226. | BR_MS_FCM /* MSEL = FCM */ \
  227. | BR_V) /* valid */
  228. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  229. | OR_FCM_PGS /* Large Page*/ \
  230. | OR_FCM_CSCT \
  231. | OR_FCM_CST \
  232. | OR_FCM_CHT \
  233. | OR_FCM_SCY_1 \
  234. | OR_FCM_TRLX \
  235. | OR_FCM_EHTR)
  236. #ifdef CONFIG_NAND
  237. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  238. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  239. #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  240. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  241. #else
  242. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  243. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  244. #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  245. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  246. #endif
  247. #endif /* CONFIG_NAND_FSL_ELBC */
  248. #else
  249. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  250. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  251. #endif
  252. #define CONFIG_SYS_FLASH_EMPTY_INFO
  253. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  254. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  255. #define CONFIG_BOARD_EARLY_INIT_F
  256. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  257. #define CONFIG_MISC_INIT_R
  258. #define CONFIG_HWCONFIG
  259. /* define to use L1 as initial stack */
  260. #define CONFIG_L1_INIT_RAM
  261. #define CONFIG_SYS_INIT_RAM_LOCK
  262. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  263. #ifdef CONFIG_PHYS_64BIT
  264. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  265. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  266. /* The assembler doesn't like typecast */
  267. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  268. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  269. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  270. #else
  271. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
  272. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  273. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  274. #endif
  275. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
  276. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  277. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  278. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  279. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  280. /* Serial Port - controlled on board with jumper J8
  281. * open - index 2
  282. * shorted - index 1
  283. */
  284. #define CONFIG_CONS_INDEX 1
  285. #define CONFIG_SYS_NS16550
  286. #define CONFIG_SYS_NS16550_SERIAL
  287. #define CONFIG_SYS_NS16550_REG_SIZE 1
  288. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  289. #define CONFIG_SYS_BAUDRATE_TABLE \
  290. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  291. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  292. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  293. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  294. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  295. /* Use the HUSH parser */
  296. #define CONFIG_SYS_HUSH_PARSER
  297. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  298. /* pass open firmware flat tree */
  299. #define CONFIG_OF_LIBFDT
  300. #define CONFIG_OF_BOARD_SETUP
  301. #define CONFIG_OF_STDOUT_VIA_ALIAS
  302. /* new uImage format support */
  303. #define CONFIG_FIT
  304. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  305. /* I2C */
  306. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  307. #define CONFIG_HARD_I2C /* I2C with hardware support */
  308. #define CONFIG_I2C_MULTI_BUS
  309. #define CONFIG_I2C_CMD_TREE
  310. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  311. #define CONFIG_SYS_I2C_SLAVE 0x7F
  312. #define CONFIG_SYS_I2C_OFFSET 0x118000
  313. #define CONFIG_SYS_I2C2_OFFSET 0x118100
  314. /*
  315. * RapidIO
  316. */
  317. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  318. #ifdef CONFIG_PHYS_64BIT
  319. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  320. #else
  321. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  322. #endif
  323. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  324. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  325. #ifdef CONFIG_PHYS_64BIT
  326. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  327. #else
  328. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
  329. #endif
  330. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  331. /*
  332. * eSPI - Enhanced SPI
  333. */
  334. #define CONFIG_FSL_ESPI
  335. #define CONFIG_SPI_FLASH
  336. #define CONFIG_SPI_FLASH_SPANSION
  337. #define CONFIG_CMD_SF
  338. #define CONFIG_SF_DEFAULT_SPEED 10000000
  339. #define CONFIG_SF_DEFAULT_MODE 0
  340. /*
  341. * General PCI
  342. * Memory space is mapped 1-1, but I/O space must start from 0.
  343. */
  344. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  345. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  346. #ifdef CONFIG_PHYS_64BIT
  347. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  348. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  349. #else
  350. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  351. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  352. #endif
  353. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  354. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  355. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  356. #ifdef CONFIG_PHYS_64BIT
  357. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  358. #else
  359. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  360. #endif
  361. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  362. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  363. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  364. #ifdef CONFIG_PHYS_64BIT
  365. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  366. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  367. #else
  368. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  369. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  370. #endif
  371. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  372. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  373. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  374. #ifdef CONFIG_PHYS_64BIT
  375. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  376. #else
  377. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  378. #endif
  379. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  380. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  381. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
  382. #ifdef CONFIG_PHYS_64BIT
  383. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  384. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  385. #else
  386. #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
  387. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
  388. #endif
  389. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  390. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  391. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  392. #ifdef CONFIG_PHYS_64BIT
  393. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  394. #else
  395. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  396. #endif
  397. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  398. /* controller 4, Base address 203000 */
  399. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  400. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
  401. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
  402. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  403. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  404. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  405. /* Qman/Bman */
  406. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  407. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  408. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  409. #ifdef CONFIG_PHYS_64BIT
  410. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  411. #else
  412. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  413. #endif
  414. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  415. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  416. #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
  417. #ifdef CONFIG_PHYS_64BIT
  418. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
  419. #else
  420. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  421. #endif
  422. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  423. #define CONFIG_SYS_DPAA_FMAN
  424. #define CONFIG_SYS_DPAA_PME
  425. /* Default address of microcode for the Linux Fman driver */
  426. #define CONFIG_SYS_FMAN_FW_ADDR 0xEF000000
  427. #ifdef CONFIG_PHYS_64BIT
  428. #define CONFIG_SYS_FMAN_FW_ADDR_PHYS 0xFEF000000ULL
  429. #else
  430. #define CONFIG_SYS_FMAN_FW_ADDR_PHYS CONFIG_SYS_FMAN_FW_ADDR
  431. #endif
  432. #ifdef CONFIG_SYS_DPAA_FMAN
  433. #define CONFIG_FMAN_ENET
  434. #endif
  435. #ifdef CONFIG_PCI
  436. #define CONFIG_NET_MULTI
  437. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  438. #define CONFIG_E1000
  439. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  440. #define CONFIG_DOS_PARTITION
  441. #endif /* CONFIG_PCI */
  442. /* SATA */
  443. #ifdef CONFIG_FSL_SATA_V2
  444. #define CONFIG_LIBATA
  445. #define CONFIG_FSL_SATA
  446. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  447. #define CONFIG_SATA1
  448. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  449. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  450. #define CONFIG_SATA2
  451. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  452. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  453. #define CONFIG_LBA48
  454. #define CONFIG_CMD_SATA
  455. #define CONFIG_DOS_PARTITION
  456. #define CONFIG_CMD_EXT2
  457. #endif
  458. #ifdef CONFIG_FMAN_ENET
  459. #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
  460. #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
  461. #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
  462. #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
  463. #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
  464. #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
  465. #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
  466. #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
  467. #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
  468. #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
  469. #define CONFIG_SYS_TBIPA_VALUE 8
  470. #define CONFIG_MII /* MII PHY management */
  471. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  472. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  473. #endif
  474. /*
  475. * Environment
  476. */
  477. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  478. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  479. /*
  480. * Command line configuration.
  481. */
  482. #include <config_cmd_default.h>
  483. #define CONFIG_CMD_DHCP
  484. #define CONFIG_CMD_ELF
  485. #define CONFIG_CMD_ERRATA
  486. #define CONFIG_CMD_GREPENV
  487. #define CONFIG_CMD_IRQ
  488. #define CONFIG_CMD_I2C
  489. #define CONFIG_CMD_MII
  490. #define CONFIG_CMD_PING
  491. #define CONFIG_CMD_SETEXPR
  492. #ifdef CONFIG_PCI
  493. #define CONFIG_CMD_PCI
  494. #define CONFIG_CMD_NET
  495. #endif
  496. /*
  497. * USB
  498. */
  499. #define CONFIG_CMD_USB
  500. #define CONFIG_USB_STORAGE
  501. #define CONFIG_USB_EHCI
  502. #define CONFIG_USB_EHCI_FSL
  503. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  504. #define CONFIG_CMD_EXT2
  505. #define CONFIG_MMC
  506. #ifdef CONFIG_MMC
  507. #define CONFIG_FSL_ESDHC
  508. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  509. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  510. #define CONFIG_CMD_MMC
  511. #define CONFIG_GENERIC_MMC
  512. #define CONFIG_CMD_EXT2
  513. #define CONFIG_CMD_FAT
  514. #define CONFIG_DOS_PARTITION
  515. #endif
  516. /*
  517. * Miscellaneous configurable options
  518. */
  519. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  520. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  521. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  522. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  523. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  524. #ifdef CONFIG_CMD_KGDB
  525. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  526. #else
  527. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  528. #endif
  529. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  530. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  531. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  532. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  533. /*
  534. * For booting Linux, the board info and command line data
  535. * have to be in the first 64 MB of memory, since this is
  536. * the maximum mapped by the Linux kernel during initialization.
  537. */
  538. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  539. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  540. #ifdef CONFIG_CMD_KGDB
  541. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  542. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  543. #endif
  544. /*
  545. * Environment Configuration
  546. */
  547. #define CONFIG_ROOTPATH /opt/nfsroot
  548. #define CONFIG_BOOTFILE uImage
  549. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  550. /* default location for tftp and bootm */
  551. #define CONFIG_LOADADDR 1000000
  552. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  553. #define CONFIG_BAUDRATE 115200
  554. #if defined(CONFIG_P4080DS)
  555. #define __USB_PHY_TYPE ulpi
  556. #else
  557. #define __USB_PHY_TYPE utmi
  558. #endif
  559. #define CONFIG_EXTRA_ENV_SETTINGS \
  560. "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
  561. "bank_intlv=cs0_cs1;" \
  562. "usb1:dr_mode=host,phy_type=" MK_STR(__USB_PHY_TYPE) "\0"\
  563. "netdev=eth0\0" \
  564. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  565. "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \
  566. "tftpflash=tftpboot $loadaddr $uboot && " \
  567. "protect off $ubootaddr +$filesize && " \
  568. "erase $ubootaddr +$filesize && " \
  569. "cp.b $loadaddr $ubootaddr $filesize && " \
  570. "protect on $ubootaddr +$filesize && " \
  571. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  572. "consoledev=ttyS0\0" \
  573. "ramdiskaddr=2000000\0" \
  574. "ramdiskfile=p4080ds/ramdisk.uboot\0" \
  575. "fdtaddr=c00000\0" \
  576. "fdtfile=p4080ds/p4080ds.dtb\0" \
  577. "bdev=sda3\0" \
  578. "c=ffe\0" \
  579. "fman_ucode="MK_STR(CONFIG_SYS_FMAN_FW_ADDR_PHYS)"\0"
  580. #define CONFIG_HDBOOT \
  581. "setenv bootargs root=/dev/$bdev rw " \
  582. "console=$consoledev,$baudrate $othbootargs;" \
  583. "tftp $loadaddr $bootfile;" \
  584. "tftp $fdtaddr $fdtfile;" \
  585. "bootm $loadaddr - $fdtaddr"
  586. #define CONFIG_NFSBOOTCOMMAND \
  587. "setenv bootargs root=/dev/nfs rw " \
  588. "nfsroot=$serverip:$rootpath " \
  589. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  590. "console=$consoledev,$baudrate $othbootargs;" \
  591. "tftp $loadaddr $bootfile;" \
  592. "tftp $fdtaddr $fdtfile;" \
  593. "bootm $loadaddr - $fdtaddr"
  594. #define CONFIG_RAMBOOTCOMMAND \
  595. "setenv bootargs root=/dev/ram rw " \
  596. "console=$consoledev,$baudrate $othbootargs;" \
  597. "tftp $ramdiskaddr $ramdiskfile;" \
  598. "tftp $loadaddr $bootfile;" \
  599. "tftp $fdtaddr $fdtfile;" \
  600. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  601. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  602. #endif /* __CONFIG_H */