board.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. /*
  2. *
  3. * Common board functions for OMAP3 based boards.
  4. *
  5. * (C) Copyright 2004-2008
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author :
  9. * Sunil Kumar <sunilsaini05@gmail.com>
  10. * Shashi Ranjan <shashiranjanmca05@gmail.com>
  11. *
  12. * Derived from Beagle Board and 3430 SDP code by
  13. * Richard Woodruff <r-woodruff2@ti.com>
  14. * Syed Mohammed Khasim <khasim@ti.com>
  15. *
  16. *
  17. * See file CREDITS for list of people who contributed to this
  18. * project.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License as
  22. * published by the Free Software Foundation; either version 2 of
  23. * the License, or (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, write to the Free Software
  32. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  33. * MA 02111-1307 USA
  34. */
  35. #include <common.h>
  36. #include <asm/io.h>
  37. #include <asm/arch/sys_proto.h>
  38. #include <asm/arch/mem.h>
  39. #include <asm/cache.h>
  40. #include <asm/armv7.h>
  41. #include <asm/arch/gpio.h>
  42. #include <asm/omap_common.h>
  43. /* Declarations */
  44. extern omap3_sysinfo sysinfo;
  45. static void omap3_setup_aux_cr(void);
  46. static void omap3_invalidate_l2_cache_secure(void);
  47. static const struct gpio_bank gpio_bank_34xx[6] = {
  48. { (void *)OMAP34XX_GPIO1_BASE, METHOD_GPIO_24XX },
  49. { (void *)OMAP34XX_GPIO2_BASE, METHOD_GPIO_24XX },
  50. { (void *)OMAP34XX_GPIO3_BASE, METHOD_GPIO_24XX },
  51. { (void *)OMAP34XX_GPIO4_BASE, METHOD_GPIO_24XX },
  52. { (void *)OMAP34XX_GPIO5_BASE, METHOD_GPIO_24XX },
  53. { (void *)OMAP34XX_GPIO6_BASE, METHOD_GPIO_24XX },
  54. };
  55. const struct gpio_bank *const omap_gpio_bank = gpio_bank_34xx;
  56. #ifdef CONFIG_SPL_BUILD
  57. /*
  58. * We use static variables because global data is not ready yet.
  59. * Initialized data is available in SPL right from the beginning.
  60. * We would not typically need to save these parameters in regular
  61. * U-Boot. This is needed only in SPL at the moment.
  62. */
  63. u32 omap3_boot_device = BOOT_DEVICE_NAND;
  64. /* auto boot mode detection is not possible for OMAP3 - hard code */
  65. u32 omap_boot_mode(void)
  66. {
  67. switch (omap_boot_device()) {
  68. case BOOT_DEVICE_MMC2:
  69. return MMCSD_MODE_RAW;
  70. case BOOT_DEVICE_MMC1:
  71. return MMCSD_MODE_FAT;
  72. break;
  73. case BOOT_DEVICE_NAND:
  74. return NAND_MODE_HW_ECC;
  75. break;
  76. default:
  77. puts("spl: ERROR: unknown device - can't select boot mode\n");
  78. hang();
  79. }
  80. }
  81. u32 omap_boot_device(void)
  82. {
  83. return omap3_boot_device;
  84. }
  85. #endif /* CONFIG_SPL_BUILD */
  86. /******************************************************************************
  87. * Routine: secure_unlock
  88. * Description: Setup security registers for access
  89. * (GP Device only)
  90. *****************************************************************************/
  91. void secure_unlock_mem(void)
  92. {
  93. struct pm *pm_rt_ape_base = (struct pm *)PM_RT_APE_BASE_ADDR_ARM;
  94. struct pm *pm_gpmc_base = (struct pm *)PM_GPMC_BASE_ADDR_ARM;
  95. struct pm *pm_ocm_ram_base = (struct pm *)PM_OCM_RAM_BASE_ADDR_ARM;
  96. struct pm *pm_iva2_base = (struct pm *)PM_IVA2_BASE_ADDR_ARM;
  97. struct sms *sms_base = (struct sms *)OMAP34XX_SMS_BASE;
  98. /* Protection Module Register Target APE (PM_RT) */
  99. writel(UNLOCK_1, &pm_rt_ape_base->req_info_permission_1);
  100. writel(UNLOCK_1, &pm_rt_ape_base->read_permission_0);
  101. writel(UNLOCK_1, &pm_rt_ape_base->wirte_permission_0);
  102. writel(UNLOCK_2, &pm_rt_ape_base->addr_match_1);
  103. writel(UNLOCK_3, &pm_gpmc_base->req_info_permission_0);
  104. writel(UNLOCK_3, &pm_gpmc_base->read_permission_0);
  105. writel(UNLOCK_3, &pm_gpmc_base->wirte_permission_0);
  106. writel(UNLOCK_3, &pm_ocm_ram_base->req_info_permission_0);
  107. writel(UNLOCK_3, &pm_ocm_ram_base->read_permission_0);
  108. writel(UNLOCK_3, &pm_ocm_ram_base->wirte_permission_0);
  109. writel(UNLOCK_2, &pm_ocm_ram_base->addr_match_2);
  110. /* IVA Changes */
  111. writel(UNLOCK_3, &pm_iva2_base->req_info_permission_0);
  112. writel(UNLOCK_3, &pm_iva2_base->read_permission_0);
  113. writel(UNLOCK_3, &pm_iva2_base->wirte_permission_0);
  114. /* SDRC region 0 public */
  115. writel(UNLOCK_1, &sms_base->rg_att0);
  116. }
  117. /******************************************************************************
  118. * Routine: secureworld_exit()
  119. * Description: If chip is EMU and boot type is external
  120. * configure secure registers and exit secure world
  121. * general use.
  122. *****************************************************************************/
  123. void secureworld_exit()
  124. {
  125. unsigned long i;
  126. /* configrue non-secure access control register */
  127. __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 2":"=r"(i));
  128. /* enabling co-processor CP10 and CP11 accesses in NS world */
  129. __asm__ __volatile__("orr %0, %0, #0xC00":"=r"(i));
  130. /*
  131. * allow allocation of locked TLBs and L2 lines in NS world
  132. * allow use of PLE registers in NS world also
  133. */
  134. __asm__ __volatile__("orr %0, %0, #0x70000":"=r"(i));
  135. __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 2":"=r"(i));
  136. /* Enable ASA in ACR register */
  137. __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
  138. __asm__ __volatile__("orr %0, %0, #0x10":"=r"(i));
  139. __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
  140. /* Exiting secure world */
  141. __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 0":"=r"(i));
  142. __asm__ __volatile__("orr %0, %0, #0x31":"=r"(i));
  143. __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 0":"=r"(i));
  144. }
  145. /******************************************************************************
  146. * Routine: try_unlock_sram()
  147. * Description: If chip is GP/EMU(special) type, unlock the SRAM for
  148. * general use.
  149. *****************************************************************************/
  150. void try_unlock_memory()
  151. {
  152. int mode;
  153. int in_sdram = is_running_in_sdram();
  154. /*
  155. * if GP device unlock device SRAM for general use
  156. * secure code breaks for Secure/Emulation device - HS/E/T
  157. */
  158. mode = get_device_type();
  159. if (mode == GP_DEVICE)
  160. secure_unlock_mem();
  161. /*
  162. * If device is EMU and boot is XIP external booting
  163. * Unlock firewalls and disable L2 and put chip
  164. * out of secure world
  165. *
  166. * Assuming memories are unlocked by the demon who put us in SDRAM
  167. */
  168. if ((mode <= EMU_DEVICE) && (get_boot_type() == 0x1F)
  169. && (!in_sdram)) {
  170. secure_unlock_mem();
  171. secureworld_exit();
  172. }
  173. return;
  174. }
  175. /******************************************************************************
  176. * Routine: s_init
  177. * Description: Does early system init of muxing and clocks.
  178. * - Called path is with SRAM stack.
  179. *****************************************************************************/
  180. void s_init(void)
  181. {
  182. int in_sdram = is_running_in_sdram();
  183. watchdog_init();
  184. try_unlock_memory();
  185. /* Errata workarounds */
  186. omap3_setup_aux_cr();
  187. #ifndef CONFIG_SYS_L2CACHE_OFF
  188. /* Invalidate L2-cache from secure mode */
  189. omap3_invalidate_l2_cache_secure();
  190. #endif
  191. set_muxconf_regs();
  192. sdelay(100);
  193. prcm_init();
  194. per_clocks_enable();
  195. #ifdef CONFIG_SPL_BUILD
  196. preloader_console_init();
  197. #endif
  198. if (!in_sdram)
  199. mem_init();
  200. }
  201. /******************************************************************************
  202. * Routine: wait_for_command_complete
  203. * Description: Wait for posting to finish on watchdog
  204. *****************************************************************************/
  205. void wait_for_command_complete(struct watchdog *wd_base)
  206. {
  207. int pending = 1;
  208. do {
  209. pending = readl(&wd_base->wwps);
  210. } while (pending);
  211. }
  212. /******************************************************************************
  213. * Routine: watchdog_init
  214. * Description: Shut down watch dogs
  215. *****************************************************************************/
  216. void watchdog_init(void)
  217. {
  218. struct watchdog *wd2_base = (struct watchdog *)WD2_BASE;
  219. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  220. /*
  221. * There are 3 watch dogs WD1=Secure, WD2=MPU, WD3=IVA. WD1 is
  222. * either taken care of by ROM (HS/EMU) or not accessible (GP).
  223. * We need to take care of WD2-MPU or take a PRCM reset. WD3
  224. * should not be running and does not generate a PRCM reset.
  225. */
  226. sr32(&prcm_base->fclken_wkup, 5, 1, 1);
  227. sr32(&prcm_base->iclken_wkup, 5, 1, 1);
  228. wait_on_value(ST_WDT2, 0x20, &prcm_base->idlest_wkup, 5);
  229. writel(WD_UNLOCK1, &wd2_base->wspr);
  230. wait_for_command_complete(wd2_base);
  231. writel(WD_UNLOCK2, &wd2_base->wspr);
  232. }
  233. /******************************************************************************
  234. * Dummy function to handle errors for EABI incompatibility
  235. *****************************************************************************/
  236. void abort(void)
  237. {
  238. }
  239. #if defined(CONFIG_NAND_OMAP_GPMC) & !defined(CONFIG_SPL_BUILD)
  240. /******************************************************************************
  241. * OMAP3 specific command to switch between NAND HW and SW ecc
  242. *****************************************************************************/
  243. static int do_switch_ecc(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  244. {
  245. if (argc != 2)
  246. goto usage;
  247. if (strncmp(argv[1], "hw", 2) == 0)
  248. omap_nand_switch_ecc(1);
  249. else if (strncmp(argv[1], "sw", 2) == 0)
  250. omap_nand_switch_ecc(0);
  251. else
  252. goto usage;
  253. return 0;
  254. usage:
  255. printf ("Usage: nandecc %s\n", cmdtp->usage);
  256. return 1;
  257. }
  258. U_BOOT_CMD(
  259. nandecc, 2, 1, do_switch_ecc,
  260. "switch OMAP3 NAND ECC calculation algorithm",
  261. "[hw/sw] - Switch between NAND hardware (hw) or software (sw) ecc algorithm"
  262. );
  263. #endif /* CONFIG_NAND_OMAP_GPMC & !CONFIG_SPL_BUILD */
  264. #ifdef CONFIG_DISPLAY_BOARDINFO
  265. /**
  266. * Print board information
  267. */
  268. int checkboard (void)
  269. {
  270. char *mem_s ;
  271. if (is_mem_sdr())
  272. mem_s = "mSDR";
  273. else
  274. mem_s = "LPDDR";
  275. printf("%s + %s/%s\n", sysinfo.board_string, mem_s,
  276. sysinfo.nand_string);
  277. return 0;
  278. }
  279. #endif /* CONFIG_DISPLAY_BOARDINFO */
  280. static void omap3_emu_romcode_call(u32 service_id, u32 *parameters)
  281. {
  282. u32 i, num_params = *parameters;
  283. u32 *sram_scratch_space = (u32 *)OMAP3_PUBLIC_SRAM_SCRATCH_AREA;
  284. /*
  285. * copy the parameters to an un-cached area to avoid coherency
  286. * issues
  287. */
  288. for (i = 0; i < num_params; i++) {
  289. __raw_writel(*parameters, sram_scratch_space);
  290. parameters++;
  291. sram_scratch_space++;
  292. }
  293. /* Now make the PPA call */
  294. do_omap3_emu_romcode_call(service_id, OMAP3_PUBLIC_SRAM_SCRATCH_AREA);
  295. }
  296. static void omap3_update_aux_cr_secure(u32 set_bits, u32 clear_bits)
  297. {
  298. u32 acr;
  299. /* Read ACR */
  300. asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
  301. acr &= ~clear_bits;
  302. acr |= set_bits;
  303. if (get_device_type() == GP_DEVICE) {
  304. omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_WRITE_ACR,
  305. acr);
  306. } else {
  307. struct emu_hal_params emu_romcode_params;
  308. emu_romcode_params.num_params = 1;
  309. emu_romcode_params.param1 = acr;
  310. omap3_emu_romcode_call(OMAP3_EMU_HAL_API_WRITE_ACR,
  311. (u32 *)&emu_romcode_params);
  312. }
  313. }
  314. static void omap3_update_aux_cr(u32 set_bits, u32 clear_bits)
  315. {
  316. u32 acr;
  317. /* Read ACR */
  318. asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
  319. acr &= ~clear_bits;
  320. acr |= set_bits;
  321. /* Write ACR - affects non-secure banked bits */
  322. asm volatile ("mcr p15, 0, %0, c1, c0, 1" : : "r" (acr));
  323. }
  324. static void omap3_setup_aux_cr(void)
  325. {
  326. /* Workaround for Cortex-A8 errata: #454179 #430973
  327. * Set "IBE" bit
  328. * Set "Disable Brach Size Mispredicts" bit
  329. * Workaround for erratum #621766
  330. * Enable L1NEON bit
  331. * ACR |= (IBE | DBSM | L1NEON) => ACR |= 0xE0
  332. */
  333. omap3_update_aux_cr_secure(0xE0, 0);
  334. }
  335. #ifndef CONFIG_SYS_L2CACHE_OFF
  336. /* Invalidate the entire L2 cache from secure mode */
  337. static void omap3_invalidate_l2_cache_secure(void)
  338. {
  339. if (get_device_type() == GP_DEVICE) {
  340. omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_L2_INVAL,
  341. 0);
  342. } else {
  343. struct emu_hal_params emu_romcode_params;
  344. emu_romcode_params.num_params = 1;
  345. emu_romcode_params.param1 = 0;
  346. omap3_emu_romcode_call(OMAP3_EMU_HAL_API_L2_INVAL,
  347. (u32 *)&emu_romcode_params);
  348. }
  349. }
  350. void v7_outer_cache_enable(void)
  351. {
  352. /* Set L2EN */
  353. omap3_update_aux_cr_secure(0x2, 0);
  354. /*
  355. * On some revisions L2EN bit is banked on some revisions it's not
  356. * No harm in setting both banked bits(in fact this is required
  357. * by an erratum)
  358. */
  359. omap3_update_aux_cr(0x2, 0);
  360. }
  361. void v7_outer_cache_disable(void)
  362. {
  363. /* Clear L2EN */
  364. omap3_update_aux_cr_secure(0, 0x2);
  365. /*
  366. * On some revisions L2EN bit is banked on some revisions it's not
  367. * No harm in clearing both banked bits(in fact this is required
  368. * by an erratum)
  369. */
  370. omap3_update_aux_cr(0, 0x2);
  371. }
  372. #endif
  373. #ifndef CONFIG_SYS_DCACHE_OFF
  374. void enable_caches(void)
  375. {
  376. /* Enable D-cache. I-cache is already enabled in start.S */
  377. dcache_enable();
  378. }
  379. #endif