generic.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190
  1. /*
  2. * (C) Copyright 2007
  3. * Sascha Hauer, Pengutronix
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/io.h>
  27. static u32 mx31_decode_pll(u32 reg, u32 infreq)
  28. {
  29. u32 mfi = (reg >> 10) & 0xf;
  30. u32 mfn = reg & 0x3ff;
  31. u32 mfd = (reg >> 16) & 0x3ff;
  32. u32 pd = (reg >> 26) & 0xf;
  33. mfi = mfi <= 5 ? 5 : mfi;
  34. mfd += 1;
  35. pd += 1;
  36. return ((2 * (infreq >> 10) * (mfi * mfd + mfn)) /
  37. (mfd * pd)) << 10;
  38. }
  39. static u32 mx31_get_mpl_dpdgck_clk(void)
  40. {
  41. u32 infreq;
  42. if ((__REG(CCM_CCMR) & CCMR_PRCS_MASK) == CCMR_FPM)
  43. infreq = CONFIG_MX31_CLK32 * 1024;
  44. else
  45. infreq = CONFIG_MX31_HCLK_FREQ;
  46. return mx31_decode_pll(__REG(CCM_MPCTL), infreq);
  47. }
  48. static u32 mx31_get_mcu_main_clk(void)
  49. {
  50. /* For now we assume mpl_dpdgck_clk == mcu_main_clk
  51. * which should be correct for most boards
  52. */
  53. return mx31_get_mpl_dpdgck_clk();
  54. }
  55. static u32 mx31_get_ipg_clk(void)
  56. {
  57. u32 freq = mx31_get_mcu_main_clk();
  58. u32 pdr0 = __REG(CCM_PDR0);
  59. freq /= ((pdr0 >> 3) & 0x7) + 1;
  60. freq /= ((pdr0 >> 6) & 0x3) + 1;
  61. return freq;
  62. }
  63. void mx31_dump_clocks(void)
  64. {
  65. u32 cpufreq = mx31_get_mcu_main_clk();
  66. printf("mx31 cpu clock: %dMHz\n",cpufreq / 1000000);
  67. printf("ipg clock : %dHz\n", mx31_get_ipg_clk());
  68. }
  69. unsigned int mxc_get_clock(enum mxc_clock clk)
  70. {
  71. switch (clk) {
  72. case MXC_ARM_CLK:
  73. return mx31_get_mcu_main_clk();
  74. case MXC_IPG_CLK:
  75. case MXC_IPG_PERCLK:
  76. case MXC_CSPI_CLK:
  77. case MXC_UART_CLK:
  78. return mx31_get_ipg_clk();
  79. }
  80. return -1;
  81. }
  82. u32 imx_get_uartclk(void)
  83. {
  84. return mxc_get_clock(MXC_UART_CLK);
  85. }
  86. void mx31_gpio_mux(unsigned long mode)
  87. {
  88. unsigned long reg, shift, tmp;
  89. reg = IOMUXC_BASE + (mode & 0x1fc);
  90. shift = (~mode & 0x3) * 8;
  91. tmp = __REG(reg);
  92. tmp &= ~(0xff << shift);
  93. tmp |= ((mode >> IOMUX_MODE_POS) & 0xff) << shift;
  94. __REG(reg) = tmp;
  95. }
  96. void mx31_set_pad(enum iomux_pins pin, u32 config)
  97. {
  98. u32 field, l, reg;
  99. pin &= IOMUX_PADNUM_MASK;
  100. reg = (IOMUXC_BASE + 0x154) + (pin + 2) / 3 * 4;
  101. field = (pin + 2) % 3;
  102. l = __REG(reg);
  103. l &= ~(0x1ff << (field * 10));
  104. l |= config << (field * 10);
  105. __REG(reg) = l;
  106. }
  107. struct mx3_cpu_type mx31_cpu_type[] = {
  108. { .srev = 0x00, .v = 0x10 },
  109. { .srev = 0x10, .v = 0x11 },
  110. { .srev = 0x11, .v = 0x11 },
  111. { .srev = 0x12, .v = 0x1F },
  112. { .srev = 0x13, .v = 0x1F },
  113. { .srev = 0x14, .v = 0x12 },
  114. { .srev = 0x15, .v = 0x12 },
  115. { .srev = 0x28, .v = 0x20 },
  116. { .srev = 0x29, .v = 0x20 },
  117. };
  118. u32 get_cpu_rev(void)
  119. {
  120. u32 i, srev;
  121. /* read SREV register from IIM module */
  122. struct iim_regs *iim = (struct iim_regs *)MX31_IIM_BASE_ADDR;
  123. srev = readl(&iim->iim_srev);
  124. for (i = 0; i < ARRAY_SIZE(mx31_cpu_type); i++)
  125. if (srev == mx31_cpu_type[i].srev)
  126. return mx31_cpu_type[i].v;
  127. return srev | 0x8000;
  128. }
  129. static char *get_reset_cause(void)
  130. {
  131. /* read RCSR register from CCM module */
  132. struct clock_control_regs *ccm =
  133. (struct clock_control_regs *)CCM_BASE;
  134. u32 cause = readl(&ccm->rcsr) & 0x07;
  135. switch (cause) {
  136. case 0x0000:
  137. return "POR";
  138. case 0x0001:
  139. return "RST";
  140. case 0x0002:
  141. return "WDOG";
  142. case 0x0006:
  143. return "JTAG";
  144. default:
  145. return "unknown reset";
  146. }
  147. }
  148. #if defined(CONFIG_DISPLAY_CPUINFO)
  149. int print_cpuinfo (void)
  150. {
  151. u32 srev = get_cpu_rev();
  152. printf("CPU: Freescale i.MX31 rev %d.%d%s at %d MHz.",
  153. (srev & 0xF0) >> 4, (srev & 0x0F),
  154. ((srev & 0x8000) ? " unknown" : ""),
  155. mx31_get_mcu_main_clk() / 1000000);
  156. printf("Reset cause: %s\n", get_reset_cause());
  157. return 0;
  158. }
  159. #endif