fsl_i2c.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * Copyright 2006 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  16. * MA 02111-1307 USA
  17. */
  18. #include <common.h>
  19. #ifdef CONFIG_HARD_I2C
  20. #include <command.h>
  21. #include <i2c.h> /* Functional interface */
  22. #include <asm/io.h>
  23. #include <asm/fsl_i2c.h> /* HW definitions */
  24. #define I2C_TIMEOUT (CFG_HZ / 4)
  25. #define I2C_READ_BIT 1
  26. #define I2C_WRITE_BIT 0
  27. DECLARE_GLOBAL_DATA_PTR;
  28. /* Initialize the bus pointer to whatever one the SPD EEPROM is on.
  29. * Default is bus 0. This is necessary because the DDR initialization
  30. * runs from ROM, and we can't switch buses because we can't modify
  31. * the global variables.
  32. */
  33. #ifdef CFG_SPD_BUS_NUM
  34. static unsigned int i2c_bus_num __attribute__ ((section ("data"))) = CFG_SPD_BUS_NUM;
  35. #else
  36. static unsigned int i2c_bus_num __attribute__ ((section ("data"))) = 0;
  37. #endif
  38. static unsigned int i2c_bus_speed[2] = {CFG_I2C_SPEED, CFG_I2C_SPEED};
  39. static const struct fsl_i2c *i2c_dev[2] = {
  40. (struct fsl_i2c *) (CFG_IMMR + CFG_I2C_OFFSET),
  41. #ifdef CFG_I2C2_OFFSET
  42. (struct fsl_i2c *) (CFG_IMMR + CFG_I2C2_OFFSET)
  43. #endif
  44. };
  45. /* I2C speed map for a DFSR value of 1 */
  46. /*
  47. * Map I2C frequency dividers to FDR and DFSR values
  48. *
  49. * This structure is used to define the elements of a table that maps I2C
  50. * frequency divider (I2C clock rate divided by I2C bus speed) to a value to be
  51. * programmed into the Frequency Divider Ratio (FDR) and Digital Filter
  52. * Sampling Rate (DFSR) registers.
  53. *
  54. * The actual table should be defined in the board file, and it must be called
  55. * fsl_i2c_speed_map[].
  56. *
  57. * The last entry of the table must have a value of {-1, X}, where X is same
  58. * FDR/DFSR values as the second-to-last entry. This guarantees that any
  59. * search through the array will always find a match.
  60. *
  61. * The values of the divider must be in increasing numerical order, i.e.
  62. * fsl_i2c_speed_map[x+1].divider > fsl_i2c_speed_map[x].divider.
  63. *
  64. * For this table, the values are based on a value of 1 for the DFSR
  65. * register. See the application note AN2919 "Determining the I2C Frequency
  66. * Divider Ratio for SCL"
  67. *
  68. * ColdFire I2C frequency dividers for FDR values are different from
  69. * PowerPC. The protocol to use the I2C module is still the same.
  70. * A different table is defined and are based on MCF5xxx user manual.
  71. *
  72. */
  73. static const struct {
  74. unsigned short divider;
  75. #ifdef __PPC__
  76. u8 dfsr;
  77. #endif
  78. u8 fdr;
  79. } fsl_i2c_speed_map[] = {
  80. #ifdef __PPC__
  81. {160, 1, 32}, {192, 1, 33}, {224, 1, 34}, {256, 1, 35},
  82. {288, 1, 0}, {320, 1, 1}, {352, 6, 1}, {384, 1, 2}, {416, 6, 2},
  83. {448, 1, 38}, {480, 1, 3}, {512, 1, 39}, {544, 11, 3}, {576, 1, 4},
  84. {608, 22, 3}, {640, 1, 5}, {672, 32, 3}, {704, 11, 5}, {736, 43, 3},
  85. {768, 1, 6}, {800, 54, 3}, {832, 11, 6}, {896, 1, 42}, {960, 1, 7},
  86. {1024, 1, 43}, {1088, 22, 7}, {1152, 1, 8}, {1216, 43, 7}, {1280, 1, 9},
  87. {1408, 22, 9}, {1536, 1, 10}, {1664, 22, 10}, {1792, 1, 46},
  88. {1920, 1, 11}, {2048, 1, 47}, {2176, 43, 11}, {2304, 1, 12},
  89. {2560, 1, 13}, {2816, 43, 13}, {3072, 1, 14}, {3328, 43, 14},
  90. {3584, 1, 50}, {3840, 1, 15}, {4096, 1, 51}, {4608, 1, 16},
  91. {5120, 1, 17}, {6144, 1, 18}, {7168, 1, 54}, {7680, 1, 19},
  92. {8192, 1, 55}, {9216, 1, 20}, {10240, 1, 21}, {12288, 1, 22},
  93. {14336, 1, 58}, {15360, 1, 23}, {16384, 1, 59}, {18432, 1, 24},
  94. {20480, 1, 25}, {24576, 1, 26}, {28672, 1, 62}, {30720, 1, 27},
  95. {32768, 1, 63}, {36864, 1, 28}, {40960, 1, 29}, {49152, 1, 30},
  96. {61440, 1, 31}, {-1, 1, 31}
  97. #elif defined(__M68K__)
  98. {20, 32}, {22, 33}, {24, 34}, {26, 35},
  99. {28, 0}, {28, 36}, {30, 1}, {32, 37},
  100. {34, 2}, {36, 38}, {40, 3}, {40, 39},
  101. {44, 4}, {48, 5}, {48, 40}, {56, 6},
  102. {56, 41}, {64, 42}, {68, 7}, {72, 43},
  103. {80, 8}, {80, 44}, {88, 9}, {96, 41},
  104. {104, 10}, {112, 42}, {128, 11}, {128, 43},
  105. {144, 12}, {160, 13}, {160, 48}, {192, 14},
  106. {192, 49}, {224, 50}, {240, 15}, {256, 51},
  107. {288, 16}, {320, 17}, {320, 52}, {384, 18},
  108. {384, 53}, {448, 54}, {480, 19}, {512, 55},
  109. {576, 20}, {640, 21}, {640, 56}, {768, 22},
  110. {768, 57}, {960, 23}, {896, 58}, {1024, 59},
  111. {1152, 24}, {1280, 25}, {1280, 60}, {1536, 26},
  112. {1536, 61}, {1792, 62}, {1920, 27}, {2048, 63},
  113. {2304, 28}, {2560, 29}, {3072, 30}, {3840, 31},
  114. {-1, 31}
  115. #endif
  116. };
  117. /**
  118. * Set the I2C bus speed for a given I2C device
  119. *
  120. * @param dev: the I2C device
  121. * @i2c_clk: I2C bus clock frequency
  122. * @speed: the desired speed of the bus
  123. *
  124. * The I2C device must be stopped before calling this function.
  125. *
  126. * The return value is the actual bus speed that is set.
  127. */
  128. static unsigned int set_i2c_bus_speed(const struct fsl_i2c *dev,
  129. unsigned int i2c_clk, unsigned int speed)
  130. {
  131. unsigned short divider = min(i2c_clk / speed, (unsigned short) -1);
  132. unsigned int i;
  133. /*
  134. * We want to choose an FDR/DFSR that generates an I2C bus speed that
  135. * is equal to or lower than the requested speed. That means that we
  136. * want the first divider that is equal to or greater than the
  137. * calculated divider.
  138. */
  139. for (i = 0; i < ARRAY_SIZE(fsl_i2c_speed_map); i++)
  140. if (fsl_i2c_speed_map[i].divider >= divider) {
  141. u8 fdr;
  142. #ifdef __PPC__
  143. u8 dfsr;
  144. dfsr = fsl_i2c_speed_map[i].dfsr;
  145. #endif
  146. fdr = fsl_i2c_speed_map[i].fdr;
  147. speed = i2c_clk / fsl_i2c_speed_map[i].divider;
  148. writeb(fdr, &dev->fdr); /* set bus speed */
  149. #ifdef __PPC__
  150. writeb(dfsr, &dev->dfsrr); /* set default filter */
  151. #endif
  152. break;
  153. }
  154. return speed;
  155. }
  156. void
  157. i2c_init(int speed, int slaveadd)
  158. {
  159. struct fsl_i2c *dev;
  160. unsigned int temp;
  161. dev = (struct fsl_i2c *) (CFG_IMMR + CFG_I2C_OFFSET);
  162. writeb(0, &dev->cr); /* stop I2C controller */
  163. udelay(5); /* let it shutdown in peace */
  164. temp = set_i2c_bus_speed(dev, gd->i2c1_clk, speed);
  165. if (gd->flags & GD_FLG_RELOC)
  166. i2c_bus_speed[0] = temp;
  167. writeb(slaveadd << 1, &dev->adr); /* write slave address */
  168. writeb(0x0, &dev->sr); /* clear status register */
  169. writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
  170. #ifdef CFG_I2C2_OFFSET
  171. dev = (struct fsl_i2c *) (CFG_IMMR + CFG_I2C2_OFFSET);
  172. writeb(0, &dev->cr); /* stop I2C controller */
  173. udelay(5); /* let it shutdown in peace */
  174. temp = set_i2c_bus_speed(dev, gd->i2c2_clk, speed);
  175. if (gd->flags & GD_FLG_RELOC)
  176. i2c_bus_speed[1] = temp;
  177. writeb(slaveadd << 1, &dev->adr); /* write slave address */
  178. writeb(0x0, &dev->sr); /* clear status register */
  179. writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
  180. #endif
  181. }
  182. static __inline__ int
  183. i2c_wait4bus(void)
  184. {
  185. unsigned long long timeval = get_ticks();
  186. while (readb(&i2c_dev[i2c_bus_num]->sr) & I2C_SR_MBB) {
  187. if ((get_ticks() - timeval) > usec2ticks(I2C_TIMEOUT))
  188. return -1;
  189. }
  190. return 0;
  191. }
  192. static __inline__ int
  193. i2c_wait(int write)
  194. {
  195. u32 csr;
  196. unsigned long long timeval = get_ticks();
  197. do {
  198. csr = readb(&i2c_dev[i2c_bus_num]->sr);
  199. if (!(csr & I2C_SR_MIF))
  200. continue;
  201. writeb(0x0, &i2c_dev[i2c_bus_num]->sr);
  202. if (csr & I2C_SR_MAL) {
  203. debug("i2c_wait: MAL\n");
  204. return -1;
  205. }
  206. if (!(csr & I2C_SR_MCF)) {
  207. debug("i2c_wait: unfinished\n");
  208. return -1;
  209. }
  210. if (write == I2C_WRITE_BIT && (csr & I2C_SR_RXAK)) {
  211. debug("i2c_wait: No RXACK\n");
  212. return -1;
  213. }
  214. return 0;
  215. } while ((get_ticks() - timeval) < usec2ticks(I2C_TIMEOUT));
  216. debug("i2c_wait: timed out\n");
  217. return -1;
  218. }
  219. static __inline__ int
  220. i2c_write_addr (u8 dev, u8 dir, int rsta)
  221. {
  222. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX
  223. | (rsta ? I2C_CR_RSTA : 0),
  224. &i2c_dev[i2c_bus_num]->cr);
  225. writeb((dev << 1) | dir, &i2c_dev[i2c_bus_num]->dr);
  226. if (i2c_wait(I2C_WRITE_BIT) < 0)
  227. return 0;
  228. return 1;
  229. }
  230. static __inline__ int
  231. __i2c_write(u8 *data, int length)
  232. {
  233. int i;
  234. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX,
  235. &i2c_dev[i2c_bus_num]->cr);
  236. for (i = 0; i < length; i++) {
  237. writeb(data[i], &i2c_dev[i2c_bus_num]->dr);
  238. if (i2c_wait(I2C_WRITE_BIT) < 0)
  239. break;
  240. }
  241. return i;
  242. }
  243. static __inline__ int
  244. __i2c_read(u8 *data, int length)
  245. {
  246. int i;
  247. writeb(I2C_CR_MEN | I2C_CR_MSTA | ((length == 1) ? I2C_CR_TXAK : 0),
  248. &i2c_dev[i2c_bus_num]->cr);
  249. /* dummy read */
  250. readb(&i2c_dev[i2c_bus_num]->dr);
  251. for (i = 0; i < length; i++) {
  252. if (i2c_wait(I2C_READ_BIT) < 0)
  253. break;
  254. /* Generate ack on last next to last byte */
  255. if (i == length - 2)
  256. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_TXAK,
  257. &i2c_dev[i2c_bus_num]->cr);
  258. /* Generate stop on last byte */
  259. if (i == length - 1)
  260. writeb(I2C_CR_MEN | I2C_CR_TXAK, &i2c_dev[i2c_bus_num]->cr);
  261. data[i] = readb(&i2c_dev[i2c_bus_num]->dr);
  262. }
  263. return i;
  264. }
  265. int
  266. i2c_read(u8 dev, uint addr, int alen, u8 *data, int length)
  267. {
  268. int i = -1; /* signal error */
  269. u8 *a = (u8*)&addr;
  270. if (i2c_wait4bus() >= 0
  271. && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
  272. && __i2c_write(&a[4 - alen], alen) == alen)
  273. i = 0; /* No error so far */
  274. if (length
  275. && i2c_write_addr(dev, I2C_READ_BIT, 1) != 0)
  276. i = __i2c_read(data, length);
  277. writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
  278. if (i == length)
  279. return 0;
  280. return -1;
  281. }
  282. int
  283. i2c_write(u8 dev, uint addr, int alen, u8 *data, int length)
  284. {
  285. int i = -1; /* signal error */
  286. u8 *a = (u8*)&addr;
  287. if (i2c_wait4bus() >= 0
  288. && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
  289. && __i2c_write(&a[4 - alen], alen) == alen) {
  290. i = __i2c_write(data, length);
  291. }
  292. writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
  293. if (i == length)
  294. return 0;
  295. return -1;
  296. }
  297. int
  298. i2c_probe(uchar chip)
  299. {
  300. /* For unknow reason the controller will ACK when
  301. * probing for a slave with the same address, so skip
  302. * it.
  303. */
  304. if (chip == (readb(&i2c_dev[i2c_bus_num]->adr) >> 1))
  305. return -1;
  306. return i2c_read(chip, 0, 0, NULL, 0);
  307. }
  308. uchar
  309. i2c_reg_read(uchar i2c_addr, uchar reg)
  310. {
  311. uchar buf[1];
  312. i2c_read(i2c_addr, reg, 1, buf, 1);
  313. return buf[0];
  314. }
  315. void
  316. i2c_reg_write(uchar i2c_addr, uchar reg, uchar val)
  317. {
  318. i2c_write(i2c_addr, reg, 1, &val, 1);
  319. }
  320. int i2c_set_bus_num(unsigned int bus)
  321. {
  322. #ifdef CFG_I2C2_OFFSET
  323. if (bus > 1) {
  324. #else
  325. if (bus > 0) {
  326. #endif
  327. return -1;
  328. }
  329. i2c_bus_num = bus;
  330. return 0;
  331. }
  332. int i2c_set_bus_speed(unsigned int speed)
  333. {
  334. unsigned int i2c_clk = (i2c_bus_num == 1) ? gd->i2c2_clk : gd->i2c1_clk;
  335. writeb(0, &i2c_dev[i2c_bus_num]->cr); /* stop controller */
  336. i2c_bus_speed[i2c_bus_num] =
  337. set_i2c_bus_speed(i2c_dev[i2c_bus_num], i2c_clk, speed);
  338. writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr); /* start controller */
  339. return 0;
  340. }
  341. unsigned int i2c_get_bus_num(void)
  342. {
  343. return i2c_bus_num;
  344. }
  345. unsigned int i2c_get_bus_speed(void)
  346. {
  347. return i2c_bus_speed[i2c_bus_num];
  348. }
  349. #endif /* CONFIG_HARD_I2C */