t4qds.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * Copyright 2009-2012 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <i2c.h>
  25. #include <netdev.h>
  26. #include <linux/compiler.h>
  27. #include <asm/mmu.h>
  28. #include <asm/processor.h>
  29. #include <asm/cache.h>
  30. #include <asm/immap_85xx.h>
  31. #include <asm/fsl_law.h>
  32. #include <asm/fsl_serdes.h>
  33. #include <asm/fsl_portals.h>
  34. #include <asm/fsl_liodn.h>
  35. #include <fm_eth.h>
  36. #include "../common/qixis.h"
  37. #include "../common/vsc3316_3308.h"
  38. #include "t4qds.h"
  39. #include "t4240qds_qixis.h"
  40. DECLARE_GLOBAL_DATA_PTR;
  41. static const int8_t vsc3316_fsm1_tx[8][2] = { {0, 0}, {1, 1}, {6, 6}, {7, 7},
  42. {8, 8}, {9, 9}, {14, 14}, {15, 15} };
  43. static const int8_t vsc3316_fsm2_tx[8][2] = { {2, 2}, {3, 3}, {4, 4}, {5, 5},
  44. {10, 10}, {11, 11}, {12, 12}, {13, 13} };
  45. static const int8_t vsc3316_fsm1_rx[8][2] = { {2, 12}, {3, 13}, {4, 5}, {5, 4},
  46. {10, 11}, {11, 10}, {12, 2}, {13, 3} };
  47. static const int8_t vsc3316_fsm2_rx[8][2] = { {0, 15}, {1, 14}, {6, 7}, {7, 6},
  48. {8, 9}, {9, 8}, {14, 1}, {15, 0} };
  49. int checkboard(void)
  50. {
  51. char buf[64];
  52. u8 sw;
  53. struct cpu_type *cpu = gd->arch.cpu;
  54. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  55. unsigned int i;
  56. printf("Board: %sQDS, ", cpu->name);
  57. printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, ",
  58. QIXIS_READ(id), QIXIS_READ(arch));
  59. sw = QIXIS_READ(brdcfg[0]);
  60. sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
  61. if (sw < 0x8)
  62. printf("vBank: %d\n", sw);
  63. else if (sw == 0x8)
  64. puts("Promjet\n");
  65. else if (sw == 0x9)
  66. puts("NAND\n");
  67. else
  68. printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
  69. printf("FPGA: v%d (%s), build %d",
  70. (int)QIXIS_READ(scver), qixis_read_tag(buf),
  71. (int)qixis_read_minor());
  72. /* the timestamp string contains "\n" at the end */
  73. printf(" on %s", qixis_read_time(buf));
  74. /* Display the RCW, so that no one gets confused as to what RCW
  75. * we're actually using for this boot.
  76. */
  77. puts("Reset Configuration Word (RCW):");
  78. for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
  79. u32 rcw = in_be32(&gur->rcwsr[i]);
  80. if ((i % 4) == 0)
  81. printf("\n %08x:", i * 4);
  82. printf(" %08x", rcw);
  83. }
  84. puts("\n");
  85. /*
  86. * Display the actual SERDES reference clocks as configured by the
  87. * dip switches on the board. Note that the SWx registers could
  88. * technically be set to force the reference clocks to match the
  89. * values that the SERDES expects (or vice versa). For now, however,
  90. * we just display both values and hope the user notices when they
  91. * don't match.
  92. */
  93. puts("SERDES Reference Clocks: ");
  94. sw = QIXIS_READ(brdcfg[2]);
  95. for (i = 0; i < MAX_SERDES; i++) {
  96. static const char *freq[] = {
  97. "100", "125", "156.25", "161.1328125"};
  98. unsigned int clock = (sw >> (2 * i)) & 3;
  99. printf("SERDES%u=%sMHz ", i+1, freq[clock]);
  100. }
  101. puts("\n");
  102. return 0;
  103. }
  104. int select_i2c_ch_pca9547(u8 ch)
  105. {
  106. int ret;
  107. ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
  108. if (ret) {
  109. puts("PCA: failed to select proper channel\n");
  110. return ret;
  111. }
  112. return 0;
  113. }
  114. /* Configure Crossbar switches for Front-Side SerDes Ports */
  115. int config_frontside_crossbar_vsc3316(void)
  116. {
  117. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  118. u32 srds_prtcl_s1, srds_prtcl_s2;
  119. int ret;
  120. ret = select_i2c_ch_pca9547(I2C_MUX_CH_VSC3316_FS);
  121. if (ret)
  122. return ret;
  123. srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
  124. FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
  125. srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
  126. if (srds_prtcl_s1) {
  127. ret = vsc3316_config(VSC3316_FSM_TX_ADDR, vsc3316_fsm1_tx, 8);
  128. if (ret)
  129. return ret;
  130. ret = vsc3316_config(VSC3316_FSM_RX_ADDR, vsc3316_fsm1_rx, 8);
  131. if (ret)
  132. return ret;
  133. }
  134. srds_prtcl_s2 = in_be32(&gur->rcwsr[4]) &
  135. FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
  136. srds_prtcl_s2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
  137. if (srds_prtcl_s2) {
  138. ret = vsc3316_config(VSC3316_FSM_TX_ADDR, vsc3316_fsm2_tx, 8);
  139. if (ret)
  140. return ret;
  141. ret = vsc3316_config(VSC3316_FSM_RX_ADDR, vsc3316_fsm2_rx, 8);
  142. if (ret)
  143. return ret;
  144. }
  145. return 0;
  146. }
  147. int config_backside_crossbar_mux(void)
  148. {
  149. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  150. u32 srds_prtcl_s3, srds_prtcl_s4;
  151. u8 brdcfg;
  152. srds_prtcl_s3 = in_be32(&gur->rcwsr[4]) &
  153. FSL_CORENET2_RCWSR4_SRDS3_PRTCL;
  154. srds_prtcl_s3 >>= FSL_CORENET2_RCWSR4_SRDS3_PRTCL_SHIFT;
  155. switch (srds_prtcl_s3) {
  156. case 0:
  157. /* SerDes3 is not enabled */
  158. break;
  159. case 2:
  160. case 9:
  161. case 10:
  162. /* SD3(0:7) => SLOT5(0:7) */
  163. brdcfg = QIXIS_READ(brdcfg[12]);
  164. brdcfg &= ~BRDCFG12_SD3MX_MASK;
  165. brdcfg |= BRDCFG12_SD3MX_SLOT5;
  166. QIXIS_WRITE(brdcfg[12], brdcfg);
  167. break;
  168. case 4:
  169. case 6:
  170. case 8:
  171. case 12:
  172. case 14:
  173. case 16:
  174. case 17:
  175. case 19:
  176. case 20:
  177. /* SD3(4:7) => SLOT6(0:3) */
  178. brdcfg = QIXIS_READ(brdcfg[12]);
  179. brdcfg &= ~BRDCFG12_SD3MX_MASK;
  180. brdcfg |= BRDCFG12_SD3MX_SLOT6;
  181. QIXIS_WRITE(brdcfg[12], brdcfg);
  182. break;
  183. default:
  184. printf("WARNING: unsupported for SerDes3 Protocol %d\n",
  185. srds_prtcl_s3);
  186. return -1;
  187. }
  188. srds_prtcl_s4 = in_be32(&gur->rcwsr[4]) &
  189. FSL_CORENET2_RCWSR4_SRDS4_PRTCL;
  190. srds_prtcl_s4 >>= FSL_CORENET2_RCWSR4_SRDS4_PRTCL_SHIFT;
  191. switch (srds_prtcl_s4) {
  192. case 0:
  193. /* SerDes4 is not enabled */
  194. break;
  195. case 2:
  196. /* 10b, SD4(0:7) => SLOT7(0:7) */
  197. brdcfg = QIXIS_READ(brdcfg[12]);
  198. brdcfg &= ~BRDCFG12_SD4MX_MASK;
  199. brdcfg |= BRDCFG12_SD4MX_SLOT7;
  200. QIXIS_WRITE(brdcfg[12], brdcfg);
  201. break;
  202. case 4:
  203. case 6:
  204. case 8:
  205. /* x1b, SD4(4:7) => SLOT8(0:3) */
  206. brdcfg = QIXIS_READ(brdcfg[12]);
  207. brdcfg &= ~BRDCFG12_SD4MX_MASK;
  208. brdcfg |= BRDCFG12_SD4MX_SLOT8;
  209. QIXIS_WRITE(brdcfg[12], brdcfg);
  210. break;
  211. case 10:
  212. case 12:
  213. case 14:
  214. case 16:
  215. case 18:
  216. /* 00b, SD4(4:5) => AURORA, SD4(6:7) => SATA */
  217. brdcfg = QIXIS_READ(brdcfg[12]);
  218. brdcfg &= ~BRDCFG12_SD4MX_MASK;
  219. brdcfg |= BRDCFG12_SD4MX_AURO_SATA;
  220. QIXIS_WRITE(brdcfg[12], brdcfg);
  221. break;
  222. default:
  223. printf("WARNING: unsupported for SerDes4 Protocol %d\n",
  224. srds_prtcl_s4);
  225. return -1;
  226. }
  227. return 0;
  228. }
  229. int board_early_init_r(void)
  230. {
  231. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  232. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  233. /*
  234. * Remap Boot flash + PROMJET region to caching-inhibited
  235. * so that flash can be erased properly.
  236. */
  237. /* Flush d-cache and invalidate i-cache of any FLASH data */
  238. flush_dcache();
  239. invalidate_icache();
  240. /* invalidate existing TLB entry for flash + promjet */
  241. disable_tlb(flash_esel);
  242. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  243. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  244. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  245. set_liodns();
  246. #ifdef CONFIG_SYS_DPAA_QBMAN
  247. setup_portals();
  248. #endif
  249. /* Disable remote I2C connectoin */
  250. QIXIS_WRITE(brdcfg[5], BRDCFG5_RESET);
  251. /* Configure board SERDES ports crossbar */
  252. config_frontside_crossbar_vsc3316();
  253. config_backside_crossbar_mux();
  254. select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
  255. return 0;
  256. }
  257. unsigned long get_board_sys_clk(void)
  258. {
  259. u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
  260. switch (sysclk_conf & 0x0F) {
  261. case QIXIS_SYSCLK_83:
  262. return 83333333;
  263. case QIXIS_SYSCLK_100:
  264. return 100000000;
  265. case QIXIS_SYSCLK_125:
  266. return 125000000;
  267. case QIXIS_SYSCLK_133:
  268. return 133333333;
  269. case QIXIS_SYSCLK_150:
  270. return 150000000;
  271. case QIXIS_SYSCLK_160:
  272. return 160000000;
  273. case QIXIS_SYSCLK_166:
  274. return 166666666;
  275. }
  276. return 66666666;
  277. }
  278. unsigned long get_board_ddr_clk(void)
  279. {
  280. u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
  281. switch ((ddrclk_conf & 0x30) >> 4) {
  282. case QIXIS_DDRCLK_100:
  283. return 100000000;
  284. case QIXIS_DDRCLK_125:
  285. return 125000000;
  286. case QIXIS_DDRCLK_133:
  287. return 133333333;
  288. }
  289. return 66666666;
  290. }
  291. static const char *serdes_clock_to_string(u32 clock)
  292. {
  293. switch (clock) {
  294. case SRDS_PLLCR0_RFCK_SEL_100:
  295. return "100";
  296. case SRDS_PLLCR0_RFCK_SEL_125:
  297. return "125";
  298. case SRDS_PLLCR0_RFCK_SEL_156_25:
  299. return "156.25";
  300. case SRDS_PLLCR0_RFCK_SEL_161_13:
  301. return "161.1328125";
  302. default:
  303. return "???";
  304. }
  305. }
  306. int misc_init_r(void)
  307. {
  308. u8 sw;
  309. serdes_corenet_t *srds_regs =
  310. (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
  311. u32 actual[MAX_SERDES];
  312. unsigned int i;
  313. sw = QIXIS_READ(brdcfg[2]);
  314. for (i = 0; i < MAX_SERDES; i++) {
  315. unsigned int clock = (sw >> (2 * i)) & 3;
  316. switch (clock) {
  317. case 0:
  318. actual[i] = SRDS_PLLCR0_RFCK_SEL_100;
  319. break;
  320. case 1:
  321. actual[i] = SRDS_PLLCR0_RFCK_SEL_125;
  322. break;
  323. case 2:
  324. actual[i] = SRDS_PLLCR0_RFCK_SEL_156_25;
  325. break;
  326. case 3:
  327. actual[i] = SRDS_PLLCR0_RFCK_SEL_161_13;
  328. break;
  329. }
  330. }
  331. for (i = 0; i < MAX_SERDES; i++) {
  332. u32 pllcr0 = srds_regs->bank[i].pllcr0;
  333. u32 expected = pllcr0 & SRDS_PLLCR0_RFCK_SEL_MASK;
  334. if (expected != actual[i]) {
  335. printf("Warning: SERDES%u expects reference clock"
  336. " %sMHz, but actual is %sMHz\n", i + 1,
  337. serdes_clock_to_string(expected),
  338. serdes_clock_to_string(actual[i]));
  339. }
  340. }
  341. return 0;
  342. }
  343. void ft_board_setup(void *blob, bd_t *bd)
  344. {
  345. phys_addr_t base;
  346. phys_size_t size;
  347. ft_cpu_setup(blob, bd);
  348. base = getenv_bootm_low();
  349. size = getenv_bootm_size();
  350. fdt_fixup_memory(blob, (u64)base, (u64)size);
  351. #ifdef CONFIG_PCI
  352. pci_of_setup(blob, bd);
  353. #endif
  354. fdt_fixup_liodn(blob);
  355. fdt_fixup_dr_usb(blob, bd);
  356. #ifdef CONFIG_SYS_DPAA_FMAN
  357. fdt_fixup_fman_ethernet(blob);
  358. fdt_fixup_board_enet(blob);
  359. #endif
  360. }
  361. /*
  362. * Reverse engineering switch settings.
  363. * Some bits cannot be figured out. They will be displayed as
  364. * underscore in binary format. mask[] has those bits.
  365. * Some bits are calculated differently than the actual switches
  366. * if booting with overriding by FPGA.
  367. */
  368. void qixis_dump_switch(void)
  369. {
  370. int i;
  371. u8 sw[9];
  372. /*
  373. * Any bit with 1 means that bit cannot be reverse engineered.
  374. * It will be displayed as _ in binary format.
  375. */
  376. static const u8 mask[] = {0, 0, 0, 0, 0, 0x1, 0xdf, 0x3f, 0x1f};
  377. char buf[10];
  378. u8 brdcfg[16], dutcfg[16];
  379. for (i = 0; i < 16; i++) {
  380. brdcfg[i] = qixis_read(offsetof(struct qixis, brdcfg[0]) + i);
  381. dutcfg[i] = qixis_read(offsetof(struct qixis, dutcfg[0]) + i);
  382. }
  383. sw[0] = dutcfg[0];
  384. sw[1] = (dutcfg[1] << 0x07) | \
  385. ((dutcfg[12] & 0xC0) >> 1) | \
  386. ((dutcfg[11] & 0xE0) >> 3) | \
  387. ((dutcfg[6] & 0x80) >> 6) | \
  388. ((dutcfg[1] & 0x80) >> 7);
  389. sw[2] = ((brdcfg[1] & 0x0f) << 4) | \
  390. ((brdcfg[1] & 0x30) >> 2) | \
  391. ((brdcfg[1] & 0x40) >> 5) | \
  392. ((brdcfg[1] & 0x80) >> 7);
  393. sw[3] = brdcfg[2];
  394. sw[4] = ((dutcfg[2] & 0x01) << 7) | \
  395. ((dutcfg[2] & 0x06) << 4) | \
  396. ((~QIXIS_READ(present)) & 0x10) | \
  397. ((brdcfg[3] & 0x80) >> 4) | \
  398. ((brdcfg[3] & 0x01) << 2) | \
  399. ((brdcfg[6] == 0x62) ? 3 : \
  400. ((brdcfg[6] == 0x5a) ? 2 : \
  401. ((brdcfg[6] == 0x5e) ? 1 : 0)));
  402. sw[5] = ((brdcfg[0] & 0x0f) << 4) | \
  403. ((QIXIS_READ(rst_ctl) & 0x30) >> 2) | \
  404. ((brdcfg[0] & 0x40) >> 5);
  405. sw[6] = (brdcfg[11] & 0x20);
  406. sw[7] = (((~QIXIS_READ(rst_ctl)) & 0x40) << 1) | \
  407. ((brdcfg[5] & 0x10) << 2);
  408. sw[8] = ((brdcfg[12] & 0x08) << 4) | \
  409. ((brdcfg[12] & 0x03) << 5);
  410. puts("DIP switch (reverse-engineering)\n");
  411. for (i = 0; i < 9; i++) {
  412. printf("SW%d = 0b%s (0x%02x)\n",
  413. i + 1, byte_to_binary_mask(sw[i], mask[i], buf), sw[i]);
  414. }
  415. }