sc520_asm.S 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /*
  2. * (C) Copyright 2002
  3. * Daniel Engström, Omicron Ceti AB <daniel@omicron.se>.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* This file is largely based on code obtned from AMD. AMD's original
  24. * copyright is included below
  25. */
  26. /*
  27. * =============================================================================
  28. *
  29. * Copyright 1999 Advanced Micro Devices, Inc.
  30. *
  31. * This software is the property of Advanced Micro Devices, Inc (AMD) which
  32. * specifically grants the user the right to modify, use and distribute this
  33. * software provided this COPYRIGHT NOTICE is not removed or altered. All
  34. * other rights are reserved by AMD.
  35. *
  36. * THE MATERIALS ARE PROVIDED "AS IS" WITHOUT ANY EXPRESS OR IMPLIED WARRANTY
  37. * OF ANY KIND INCLUDING WARRANTIES OF MERCHANTABILITY, NONINFRINGEMENT OF
  38. * THIRD-PARTY INTELLECTUAL PROPERTY, OR FITNESS FOR ANY PARTICULAR PURPOSE.
  39. * IN NO EVENT SHALL AMD OR ITS SUPPLIERS BE LIABLE FOR ANY DAMAGES WHATSOEVER
  40. * (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS
  41. * INTERRUPTION, LOSS OF INFORMAITON) ARISING OUT OF THE USE OF OR INABILITY
  42. * TO USE THE MATERIALS, EVEN IF AMD HAS BEEN ADVISED OF THE POSSIBILITY OF
  43. * SUCH DAMAGES. BECAUSE SOME JURSIDICTIONS PROHIBIT THE EXCLUSION OR
  44. * LIMITATION OF LIABILITY FOR CONSEQUENTIAL OR INCIDENTAL DAMAGES, THE ABOVE
  45. * LIMITATION MAY NOT APPLY TO YOU.
  46. *
  47. * AMD does not assume any responsibility for any errors that may appear in
  48. * the Materials nor any responsibility to support or update the Materials.
  49. * AMD retains the right to make changes to its test specifications at any
  50. * time, without notice.
  51. *
  52. * So that all may benefit from your experience, please report any problems
  53. * or suggestions about this software back to AMD. Please include your name,
  54. * company, telephone number, AMD product requiring support and question or
  55. * problem encountered.
  56. *
  57. * Advanced Micro Devices, Inc. Worldwide support and contact
  58. * Embedded Processor Division information available at:
  59. * Systems Engineering epd.support@amd.com
  60. * 5204 E. Ben White Blvd. -or-
  61. * Austin, TX 78741 http://www.amd.com/html/support/techsup.html
  62. * ============================================================================
  63. */
  64. /*******************************************************************************
  65. * AUTHOR : Buddy Fey - Original.
  66. *******************************************************************************
  67. */
  68. /*******************************************************************************
  69. * FUNCTIONAL DESCRIPTION:
  70. * This routine is called to autodetect the geometry of the DRAM.
  71. *
  72. * This routine is called to determine the number of column bits for the DRAM
  73. * devices in this external bank. This routine assumes that the external bank
  74. * has been configured for an 11-bit column and for 4 internal banks. This gives
  75. * us the maximum address reach in memory. By writing a test value to the max
  76. * address and locating where it aliases to, we can determine the number of valid
  77. * column bits.
  78. *
  79. * This routine is called to determine the number of internal banks each DRAM
  80. * device has. The external bank (under test) is configured for maximum reach
  81. * with 11-bit columns and 4 internal banks. This routine will write to a max
  82. * address (BA1 and BA0 = 1) and then read from an address with BA1=0 to see if
  83. * that column is a "don't care". If BA1 does not affect write/read of data,
  84. * then this device has only 2 internal banks.
  85. *
  86. * This routine is called to determine the ending address for this external
  87. * bank of SDRAM. We write to a max address with a data value and then disable
  88. * row address bits looking for "don't care" locations. Each "don't care" bit
  89. * represents a dividing of the maximum density (128M) by 2. By dividing the
  90. * maximum of 32 4M chunks in an external bank down by all the "don't care" bits
  91. * determined during sizing, we set the proper density.
  92. *
  93. * WARNINGS.
  94. * bp must be preserved because it is used for return linkage.
  95. *
  96. * EXIT
  97. * nothing returned - but the memory subsystem is enabled
  98. *******************************************************************************
  99. */
  100. #include <config.h>
  101. .section .text
  102. .equ DRCCTL, 0x0fffef010 /* DRAM control register */
  103. .equ DRCTMCTL, 0x0fffef012 /* DRAM timing control register */
  104. .equ DRCCFG, 0x0fffef014 /* DRAM bank configuration register */
  105. .equ DRCBENDADR, 0x0fffef018 /* DRAM bank ending address register */
  106. .equ ECCCTL, 0x0fffef020 /* DRAM ECC control register */
  107. .equ ECCINT, 0x0fffefd18 /* DRAM ECC nmi-INT mapping */
  108. .equ DBCTL, 0x0fffef040 /* DRAM buffer control register */
  109. .equ CACHELINESZ, 0x00000010 /* size of our cache line (read buffer) */
  110. .equ COL11_ADR, 0x0e001e00 /* 11 col addrs */
  111. .equ COL10_ADR, 0x0e000e00 /* 10 col addrs */
  112. .equ COL09_ADR, 0x0e000600 /* 9 col addrs */
  113. .equ COL08_ADR, 0x0e000200 /* 8 col addrs */
  114. .equ ROW14_ADR, 0x0f000000 /* 14 row addrs */
  115. .equ ROW13_ADR, 0x07000000 /* 13 row addrs */
  116. .equ ROW12_ADR, 0x03000000 /* 12 row addrs */
  117. .equ ROW11_ADR, 0x01000000 /* 11 row addrs/also bank switch */
  118. .equ ROW10_ADR, 0x00000000 /* 10 row addrs/also bank switch */
  119. .equ COL11_DATA, 0x0b0b0b0b /* 11 col addrs */
  120. .equ COL10_DATA, 0x0a0a0a0a /* 10 col data */
  121. .equ COL09_DATA, 0x09090909 /* 9 col data */
  122. .equ COL08_DATA, 0x08080808 /* 8 col data */
  123. .equ ROW14_DATA, 0x3f3f3f3f /* 14 row data (MASK) */
  124. .equ ROW13_DATA, 0x1f1f1f1f /* 13 row data (MASK) */
  125. .equ ROW12_DATA, 0x0f0f0f0f /* 12 row data (MASK) */
  126. .equ ROW11_DATA, 0x07070707 /* 11 row data/also bank switch (MASK) */
  127. .equ ROW10_DATA, 0xaaaaaaaa /* 10 row data/also bank switch (MASK) */
  128. /*
  129. * initialize dram controller registers
  130. */
  131. .globl mem_init
  132. mem_init:
  133. xorw %ax,%ax
  134. movl $DBCTL, %edi
  135. movb %al, (%edi) /* disable write buffer */
  136. movl $ECCCTL, %edi
  137. movb %al, (%edi) /* disable ECC */
  138. movl $DRCTMCTL, %edi
  139. movb $0x1E,%al /* Set SDRAM timing for slowest */
  140. movb %al, (%edi)
  141. /*
  142. * setup loop to do 4 external banks starting with bank 3
  143. */
  144. movl $0xff000000,%eax /* enable last bank and setup */
  145. movl $DRCBENDADR, %edi /* ending address register */
  146. movl %eax, (%edi)
  147. movl $DRCCFG, %edi /* setup */
  148. movw $0xbbbb,%ax /* dram config register for */
  149. movw %ax, (%edi)
  150. /*
  151. * issue a NOP to all DRAMs
  152. */
  153. movl $DRCCTL, %edi /* setup DRAM control register with */
  154. movb $0x1,%al /* Disable refresh,disable write buffer */
  155. movb %al, (%edi)
  156. movl $CACHELINESZ, %esi /* just a dummy address to write for */
  157. movw %ax, (%esi)
  158. /*
  159. * delay for 100 usec? 200?
  160. * ******this is a cludge for now *************
  161. */
  162. movw $100,%cx
  163. sizdelay:
  164. loop sizdelay /* we need 100 usec here */
  165. /***********************************************/
  166. /*
  167. * issue all banks precharge
  168. */
  169. movb $0x2,%al /* All banks precharge */
  170. movb %al, (%edi)
  171. movw %ax, (%esi)
  172. /*
  173. * issue 2 auto refreshes to all banks
  174. */
  175. movb $0x4,%al /* Auto refresh cmd */
  176. movb %al, (%edi)
  177. movw $2,%cx
  178. refresh1:
  179. movw %ax, (%esi)
  180. loop refresh1
  181. /*
  182. * issue LOAD MODE REGISTER command
  183. */
  184. movb $0x3,%al /* Load mode register cmd */
  185. movb %al, (%edi)
  186. movw %ax, (%esi)
  187. /*
  188. * issue 8 more auto refreshes to all banks
  189. */
  190. movb $0x4,%al /* Auto refresh cmd */
  191. movb %al, (%edi)
  192. movw $8,%cx
  193. refresh2:
  194. movw %ax, (%esi)
  195. loop refresh2
  196. /*
  197. * set control register to NORMAL mode
  198. */
  199. movb $0x0,%al /* Normal mode value */
  200. movb %al, (%edi)
  201. /*
  202. * size dram starting with external bank 3 moving to external bank 0
  203. */
  204. movl $0x3,%ecx /* start with external bank 3 */
  205. nextbank:
  206. /*
  207. * write col 11 wrap adr
  208. */
  209. movl $COL11_ADR, %esi /* set address to max col (11) wrap addr */
  210. movl $COL11_DATA, %eax /* pattern for max supported columns(11) */
  211. movl %eax, (%esi) /* write max col pattern at max col adr */
  212. movl (%esi), %ebx /* optional read */
  213. cmpl %ebx,%eax /* to verify write */
  214. jnz bad_ram /* this ram is bad */
  215. /*
  216. * write col 10 wrap adr
  217. */
  218. movl $COL10_ADR, %esi /* set address to 10 col wrap address */
  219. movl $COL10_DATA, %eax /* pattern for 10 col wrap */
  220. movl %eax, (%esi) /* write 10 col pattern @ 10 col wrap adr */
  221. movl (%esi), %ebx /* optional read */
  222. cmpl %ebx,%eax /* to verify write */
  223. jnz bad_ram /* this ram is bad */
  224. /*
  225. * write col 9 wrap adr
  226. */
  227. movl $COL09_ADR, %esi /* set address to 9 col wrap address */
  228. movl $COL09_DATA, %eax /* pattern for 9 col wrap */
  229. movl %eax, (%esi) /* write 9 col pattern @ 9 col wrap adr */
  230. movl (%esi), %ebx /* optional read */
  231. cmpl %ebx,%eax /* to verify write */
  232. jnz bad_ram /* this ram is bad */
  233. /*
  234. * write col 8 wrap adr
  235. */
  236. movl $COL08_ADR, %esi /* set address to min(8) col wrap address */
  237. movl $COL08_DATA, %eax /* pattern for min (8) col wrap */
  238. movl %eax, (%esi) /* write min col pattern @ min col adr */
  239. movl (%esi), %ebx /* optional read */
  240. cmpl %ebx,%eax /* to verify write */
  241. jnz bad_ram /* this ram is bad */
  242. /*
  243. * write row 14 wrap adr
  244. */
  245. movl $ROW14_ADR, %esi /* set address to max row (14) wrap addr */
  246. movl $ROW14_DATA, %eax /* pattern for max supported rows(14) */
  247. movl %eax, (%esi) /* write max row pattern at max row adr */
  248. movl (%esi), %ebx /* optional read */
  249. cmpl %ebx,%eax /* to verify write */
  250. jnz bad_ram /* this ram is bad */
  251. /*
  252. * write row 13 wrap adr
  253. */
  254. movl $ROW13_ADR, %esi /* set address to 13 row wrap address */
  255. movl $ROW13_DATA, %eax /* pattern for 13 row wrap */
  256. movl %eax, (%esi) /* write 13 row pattern @ 13 row wrap adr */
  257. movl (%esi), %ebx /* optional read */
  258. cmpl %ebx,%eax /* to verify write */
  259. jnz bad_ram /* this ram is bad */
  260. /*
  261. * write row 12 wrap adr
  262. */
  263. movl $ROW12_ADR, %esi /* set address to 12 row wrap address */
  264. movl $ROW12_DATA, %eax /* pattern for 12 row wrap */
  265. movl %eax, (%esi) /* write 12 row pattern @ 12 row wrap adr */
  266. movl (%esi), %ebx /* optional read */
  267. cmpl %ebx,%eax /* to verify write */
  268. jnz bad_ram /* this ram is bad */
  269. /*
  270. * write row 11 wrap adr
  271. */
  272. movl $ROW11_ADR, %edi /* set address to 11 row wrap address */
  273. movl $ROW11_DATA, %eax /* pattern for 11 row wrap */
  274. movl %eax, (%edi) /* write 11 row pattern @ 11 row wrap adr */
  275. movl (%edi), %ebx /* optional read */
  276. cmpl %ebx,%eax /* to verify write */
  277. jnz bad_ram /* this ram is bad */
  278. /*
  279. * write row 10 wrap adr --- this write is really to determine number of banks
  280. */
  281. movl $ROW10_ADR, %edi /* set address to 10 row wrap address */
  282. movl $ROW10_DATA, %eax /* pattern for 10 row wrap (AA) */
  283. movl %eax, (%edi) /* write 10 row pattern @ 10 row wrap adr */
  284. movl (%edi), %ebx /* optional read */
  285. cmpl %ebx,%eax /* to verify write */
  286. jnz bad_ram /* this ram is bad */
  287. /*
  288. * read data @ row 12 wrap adr to determine * banks,
  289. * and read data @ row 14 wrap adr to determine * rows.
  290. * if data @ row 12 wrap adr is not AA, 11 or 12 we have bad RAM.
  291. * if data @ row 12 wrap == AA, we only have 2 banks, NOT 4
  292. * if data @ row 12 wrap == 11 or 12, we have 4 banks,
  293. */
  294. xorw %di,%di /* value for 2 banks in DI */
  295. movl (%esi), %ebx /* read from 12 row wrap to check banks
  296. * (esi is setup from the write to row 12 wrap) */
  297. cmpl %ebx,%eax /* check for AA pattern (eax holds the aa pattern) */
  298. jz only2 /* if pattern == AA, we only have 2 banks */
  299. /* 4 banks */
  300. movw $8,%di /* value for 4 banks in DI (BNK_CNT bit) */
  301. cmpl $ROW11_DATA, %ebx /* only other legitimate values are 11 */
  302. jz only2
  303. cmpl $ROW12_DATA, %ebx /* and 12 */
  304. jnz bad_ram /* its bad if not 11 or 12! */
  305. /* fall through */
  306. only2:
  307. /*
  308. * validate row mask
  309. */
  310. movl $ROW14_ADR, %esi /* set address back to max row wrap addr */
  311. movl (%esi), %eax /* read actual number of rows @ row14 adr */
  312. cmpl $ROW11_DATA, %eax /* row must be greater than 11 pattern */
  313. jb bad_ram
  314. cmpl $ROW14_DATA, %eax /* and row must be less than 14 pattern */
  315. ja bad_ram
  316. cmpb %ah,%al /* verify all 4 bytes of dword same */
  317. jnz bad_ram
  318. movl %eax,%ebx
  319. shrl $16,%ebx
  320. cmpw %bx,%ax
  321. jnz bad_ram
  322. /*
  323. * read col 11 wrap adr for real column data value
  324. */
  325. movl $COL11_ADR, %esi /* set address to max col (11) wrap addr */
  326. movl (%esi), %eax /* read real col number at max col adr */
  327. /*
  328. * validate column data
  329. */
  330. cmpl $COL08_DATA, %eax /* col must be greater than 8 pattern */
  331. jb bad_ram
  332. cmpl $COL11_DATA, %eax /* and row must be less than 11 pattern */
  333. ja bad_ram
  334. subl $COL08_DATA, %eax /* normalize column data to zero */
  335. jc bad_ram
  336. cmpb %ah,%al /* verify all 4 bytes of dword equal */
  337. jnz bad_ram
  338. movl %eax,%edx
  339. shrl $16,%edx
  340. cmpw %dx,%ax
  341. jnz bad_ram
  342. /*
  343. * merge bank and col data together
  344. */
  345. addw %di,%dx /* merge of bank and col info in dl */
  346. /*
  347. * fix ending addr mask based upon col info
  348. */
  349. movb $3,%al
  350. subb %dh,%al /* dh contains the overflow from the bank/col merge */
  351. movb %bl,%dh /* bl contains the row mask (aa, 07, 0f, 1f or 3f) */
  352. xchgw %cx,%ax /* cx = ax = 3 or 2 depending on 2 or 4 bank device */
  353. shrb %cl,%dh /* */
  354. incb %dh /* ending addr is 1 greater than real end */
  355. xchgw %cx,%ax /* cx is bank number again */
  356. /*
  357. * issue all banks precharge
  358. */
  359. bad_reint:
  360. movl $DRCCTL, %esi /* setup DRAM control register with */
  361. movb $0x2,%al /* All banks precharge */
  362. movb %al, (%esi)
  363. movl $CACHELINESZ, %esi /* address to init read buffer */
  364. movw %ax, (%esi)
  365. /*
  366. * update ENDING ADDRESS REGISTER
  367. */
  368. movl $DRCBENDADR, %edi /* DRAM ending address register */
  369. movl %ecx,%ebx
  370. addl %ebx, %edi
  371. movb %dh, (%edi)
  372. /*
  373. * update CONFIG REGISTER
  374. */
  375. xorb %dh,%dh
  376. movw $0x00f,%bx
  377. movw %cx,%ax
  378. shlw $2,%ax
  379. xchgw %cx,%ax
  380. shlw %cl,%dx
  381. shlw %cl,%bx
  382. notw %bx
  383. xchgw %cx,%ax
  384. movl $DRCCFG, %edi
  385. mov (%edi), %ax
  386. andw %bx,%ax
  387. orw %dx,%ax
  388. movw %ax, (%edi)
  389. jcxz cleanup
  390. decw %cx
  391. movl %ecx,%ebx
  392. movl $DRCBENDADR, %edi /* DRAM ending address register */
  393. movb $0xff,%al
  394. addl %ebx, %edi
  395. movb %al, (%edi)
  396. /*
  397. * set control register to NORMAL mode
  398. */
  399. movl $DRCCTL, %esi /* setup DRAM control register with */
  400. movb $0x0,%al /* Normal mode value */
  401. movb %al, (%esi)
  402. movl $CACHELINESZ, %esi /* address to init read buffer */
  403. movw %ax, (%esi)
  404. jmp nextbank
  405. cleanup:
  406. movl $DRCBENDADR, %edi /* DRAM ending address register */
  407. movw $4,%cx
  408. xorw %ax,%ax
  409. cleanuplp:
  410. movb (%edi), %al
  411. orb %al,%al
  412. jz emptybank
  413. addb %ah,%al
  414. jns nottoomuch
  415. movb $0x7f,%al
  416. nottoomuch:
  417. movb %al,%ah
  418. orb $0x80,%al
  419. movb %al, (%edi)
  420. emptybank:
  421. incl %edi
  422. loop cleanuplp
  423. #if defined CONFIG_SYS_SDRAM_DRCTMCTL
  424. /* just have your hardware desinger _GIVE_ you what you need here! */
  425. movl $DRCTMCTL, %edi
  426. movb $CONFIG_SYS_SDRAM_DRCTMCTL,%al
  427. movb (%edi), %al
  428. #else
  429. #if defined(CONFIG_SYS_SDRAM_CAS_LATENCY_2T) || defined(CONFIG_SYS_SDRAM_CAS_LATENCY_3T)
  430. /* set the CAS latency now since it is hard to do
  431. * when we run from the RAM */
  432. movl $DRCTMCTL, %edi /* DRAM timing register */
  433. movb (%edi), %al
  434. #ifdef CONFIG_SYS_SDRAM_CAS_LATENCY_2T
  435. andb $0xef, %al
  436. #endif
  437. #ifdef CONFIG_SYS_SDRAM_CAS_LATENCY_3T
  438. orb $0x10, %al
  439. #endif
  440. movb %al, (%edi)
  441. #endif
  442. #endif
  443. movl $DRCCTL, %edi /* DRAM Control register */
  444. movb $0x3,%al /* Load mode register cmd */
  445. movb %al, (%edi)
  446. movw %ax, (%esi)
  447. movl $DRCCTL, %edi /* DRAM Control register */
  448. movb $0x18,%al /* Enable refresh and NORMAL mode */
  449. movb %al, (%edi)
  450. jmp dram_done
  451. bad_ram:
  452. xorl %edx,%edx
  453. xorl %edi,%edi
  454. jmp bad_reint
  455. dram_done:
  456. /* readback DRCBENDADR and return the number
  457. * of available ram bytes in %eax */
  458. movl $DRCBENDADR, %edi /* DRAM ending address register */
  459. movl (%edi), %eax
  460. movl %eax, %ecx
  461. andl $0x80000000, %ecx
  462. jz bank2
  463. andl $0x7f000000, %eax
  464. shrl $2, %eax
  465. movl %eax, %ebx
  466. bank2: movl (%edi), %eax
  467. movl %eax, %ecx
  468. andl $0x00800000, %ecx
  469. jz bank1
  470. andl $0x007f0000, %eax
  471. shll $6, %eax
  472. movl %eax, %ebx
  473. bank1: movl (%edi), %eax
  474. movl %eax, %ecx
  475. andl $0x00008000, %ecx
  476. jz bank0
  477. andl $0x00007f00, %eax
  478. shll $14, %eax
  479. movl %eax, %ebx
  480. bank0: movl (%edi), %eax
  481. movl %eax, %ecx
  482. andl $0x00000080, %ecx
  483. jz done
  484. andl $0x0000007f, %eax
  485. shll $22, %eax
  486. movl %eax, %ebx
  487. done:
  488. movl %ebx, %eax
  489. #if CONFIG_SYS_SDRAM_ECC_ENABLE
  490. /* A nominal memory test: just a byte at each address line */
  491. movl %eax, %ecx
  492. shrl $0x1, %ecx
  493. movl $0x1, %edi
  494. memtest0:
  495. movb $0xa5, (%edi)
  496. cmpb $0xa5, (%edi)
  497. jne out
  498. shrl $1, %ecx
  499. andl %ecx,%ecx
  500. jz set_ecc
  501. shll $1, %edi
  502. jmp memtest0
  503. set_ecc:
  504. /* clear all ram with a memset */
  505. movl %eax, %ecx
  506. xorl %esi, %esi
  507. xorl %edi, %edi
  508. xorl %eax, %eax
  509. shrl $2, %ecx
  510. cld
  511. rep stosl
  512. /* enable read, write buffers */
  513. movb $0x11, %al
  514. movl $DBCTL, %edi
  515. movb %al, (%edi)
  516. /* enable NMI mapping for ECC */
  517. movl $ECCINT, %edi
  518. mov $0x10, %al
  519. movb %al, (%edi)
  520. /* Turn on ECC */
  521. movl $ECCCTL, %edi
  522. mov $0x05, %al
  523. movb %al, (%edi)
  524. #endif
  525. out:
  526. movl %ebx, %eax
  527. jmp *%ebp