cpu.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * CPU specific code
  30. */
  31. #include <common.h>
  32. #include <command.h>
  33. #include <asm/arch/pxa-regs.h>
  34. #include <asm/system.h>
  35. #ifdef CONFIG_USE_IRQ
  36. DECLARE_GLOBAL_DATA_PTR;
  37. #endif
  38. int cpu_init (void)
  39. {
  40. /*
  41. * setup up stacks if necessary
  42. */
  43. #ifdef CONFIG_USE_IRQ
  44. IRQ_STACK_START = _armboot_start - CONFIG_SYS_MALLOC_LEN - CONFIG_SYS_GBL_DATA_SIZE - 4;
  45. FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
  46. #endif
  47. return 0;
  48. }
  49. int cleanup_before_linux (void)
  50. {
  51. /*
  52. * this function is called just before we call linux
  53. * it prepares the processor for linux
  54. *
  55. * just disable everything that can disturb booting linux
  56. */
  57. unsigned long i;
  58. disable_interrupts ();
  59. /* turn off I-cache */
  60. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  61. i &= ~0x1000;
  62. asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
  63. /* flush I-cache */
  64. asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (i));
  65. return (0);
  66. }
  67. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  68. {
  69. printf ("resetting ...\n");
  70. udelay (50000); /* wait 50 ms */
  71. disable_interrupts ();
  72. reset_cpu (0);
  73. /*NOTREACHED*/
  74. return (0);
  75. }
  76. /* cache_bit must be either CR_I or CR_C */
  77. static void cache_enable(uint32_t cache_bit)
  78. {
  79. uint32_t reg;
  80. reg = get_cr(); /* get control reg. */
  81. cp_delay();
  82. set_cr(reg | cache_bit);
  83. }
  84. /* cache_bit must be either CR_I or CR_C */
  85. static void cache_disable(uint32_t cache_bit)
  86. {
  87. uint32_t reg;
  88. reg = get_cr();
  89. cp_delay();
  90. set_cr(reg & ~cache_bit);
  91. }
  92. void icache_enable(void)
  93. {
  94. cache_enable(CR_I);
  95. }
  96. void icache_disable(void)
  97. {
  98. cache_disable(CR_I);
  99. }
  100. int icache_status(void)
  101. {
  102. return (get_cr() & CR_I) != 0;
  103. }
  104. /* we will never enable dcache, because we have to setup MMU first */
  105. void dcache_enable (void)
  106. {
  107. return;
  108. }
  109. void dcache_disable (void)
  110. {
  111. return;
  112. }
  113. int dcache_status (void)
  114. {
  115. return 0; /* always off */
  116. }
  117. #ifndef CONFIG_CPU_MONAHANS
  118. void set_GPIO_mode(int gpio_mode)
  119. {
  120. int gpio = gpio_mode & GPIO_MD_MASK_NR;
  121. int fn = (gpio_mode & GPIO_MD_MASK_FN) >> 8;
  122. int gafr;
  123. if (gpio_mode & GPIO_MD_MASK_DIR)
  124. {
  125. GPDR(gpio) |= GPIO_bit(gpio);
  126. }
  127. else
  128. {
  129. GPDR(gpio) &= ~GPIO_bit(gpio);
  130. }
  131. gafr = GAFR(gpio) & ~(0x3 << (((gpio) & 0xf)*2));
  132. GAFR(gpio) = gafr | (fn << (((gpio) & 0xf)*2));
  133. }
  134. #endif /* CONFIG_CPU_MONAHANS */