mpc8548cds.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /*
  2. * Copyright 2004, 2007 Freescale Semiconductor.
  3. *
  4. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <pci.h>
  26. #include <asm/processor.h>
  27. #include <asm/immap_85xx.h>
  28. #include <asm/immap_fsl_pci.h>
  29. #include <spd_sdram.h>
  30. #include <miiphy.h>
  31. #include <libfdt.h>
  32. #include <fdt_support.h>
  33. #include "../common/cadmus.h"
  34. #include "../common/eeprom.h"
  35. #include "../common/via.h"
  36. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  37. extern void ddr_enable_ecc(unsigned int dram_size);
  38. #endif
  39. DECLARE_GLOBAL_DATA_PTR;
  40. void local_bus_init(void);
  41. void sdram_init(void);
  42. int board_early_init_f (void)
  43. {
  44. return 0;
  45. }
  46. int checkboard (void)
  47. {
  48. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  49. volatile ccsr_local_ecm_t *ecm = (void *)(CFG_MPC85xx_ECM_ADDR);
  50. /* PCI slot in USER bits CSR[6:7] by convention. */
  51. uint pci_slot = get_pci_slot ();
  52. uint cpu_board_rev = get_cpu_board_revision ();
  53. uint svr;
  54. printf ("Board: CDS Version 0x%02x, PCI Slot %d\n",
  55. get_board_version (), pci_slot);
  56. printf ("CPU Board Revision %d.%d (0x%04x)\n",
  57. MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
  58. MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
  59. /*
  60. * Initialize local bus.
  61. */
  62. local_bus_init ();
  63. svr = get_svr();
  64. /*
  65. * Fix CPU2 errata: A core hang possible while executing a
  66. * msync instruction and a snoopable transaction from an I/O
  67. * master tagged to make quick forward progress is present.
  68. * Fixed in Silicon Rev.2.1
  69. */
  70. if (!(SVR_MAJ(svr) >= 2 && SVR_MIN(svr) >= 1))
  71. ecm->eebpcr |= (1 << 16);
  72. /*
  73. * Hack TSEC 3 and 4 IO voltages.
  74. */
  75. gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
  76. ecm->eedr = 0xffffffff; /* clear ecm errors */
  77. ecm->eeer = 0xffffffff; /* enable ecm errors */
  78. return 0;
  79. }
  80. long int
  81. initdram(int board_type)
  82. {
  83. long dram_size = 0;
  84. puts("Initializing\n");
  85. #if defined(CONFIG_DDR_DLL)
  86. {
  87. /*
  88. * Work around to stabilize DDR DLL MSYNC_IN.
  89. * Errata DDR9 seems to have been fixed.
  90. * This is now the workaround for Errata DDR11:
  91. * Override DLL = 1, Course Adj = 1, Tap Select = 0
  92. */
  93. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  94. gur->ddrdllcr = 0x81000000;
  95. asm("sync;isync;msync");
  96. udelay(200);
  97. }
  98. #endif
  99. dram_size = spd_sdram();
  100. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  101. /*
  102. * Initialize and enable DDR ECC.
  103. */
  104. ddr_enable_ecc(dram_size);
  105. #endif
  106. /*
  107. * SDRAM Initialization
  108. */
  109. sdram_init();
  110. puts(" DDR: ");
  111. return dram_size;
  112. }
  113. /*
  114. * Initialize Local Bus
  115. */
  116. void
  117. local_bus_init(void)
  118. {
  119. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  120. volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
  121. uint clkdiv;
  122. uint lbc_hz;
  123. sys_info_t sysinfo;
  124. get_sys_info(&sysinfo);
  125. clkdiv = (lbc->lcrr & 0x0f) * 2;
  126. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  127. gur->lbiuiplldcr1 = 0x00078080;
  128. if (clkdiv == 16) {
  129. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  130. } else if (clkdiv == 8) {
  131. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  132. } else if (clkdiv == 4) {
  133. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  134. }
  135. lbc->lcrr |= 0x00030000;
  136. asm("sync;isync;msync");
  137. lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
  138. lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
  139. }
  140. /*
  141. * Initialize SDRAM memory on the Local Bus.
  142. */
  143. void
  144. sdram_init(void)
  145. {
  146. #if defined(CFG_OR2_PRELIM) && defined(CFG_BR2_PRELIM)
  147. uint idx;
  148. volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
  149. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  150. uint cpu_board_rev;
  151. uint lsdmr_common;
  152. puts(" SDRAM: ");
  153. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  154. /*
  155. * Setup SDRAM Base and Option Registers
  156. */
  157. lbc->or2 = CFG_OR2_PRELIM;
  158. asm("msync");
  159. lbc->br2 = CFG_BR2_PRELIM;
  160. asm("msync");
  161. lbc->lbcr = CFG_LBC_LBCR;
  162. asm("msync");
  163. lbc->lsrt = CFG_LBC_LSRT;
  164. lbc->mrtpr = CFG_LBC_MRTPR;
  165. asm("msync");
  166. /*
  167. * MPC8548 uses "new" 15-16 style addressing.
  168. */
  169. cpu_board_rev = get_cpu_board_revision();
  170. lsdmr_common = CFG_LBC_LSDMR_COMMON;
  171. lsdmr_common |= CFG_LBC_LSDMR_BSMA1516;
  172. /*
  173. * Issue PRECHARGE ALL command.
  174. */
  175. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_PCHALL;
  176. asm("sync;msync");
  177. *sdram_addr = 0xff;
  178. ppcDcbf((unsigned long) sdram_addr);
  179. udelay(100);
  180. /*
  181. * Issue 8 AUTO REFRESH commands.
  182. */
  183. for (idx = 0; idx < 8; idx++) {
  184. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_ARFRSH;
  185. asm("sync;msync");
  186. *sdram_addr = 0xff;
  187. ppcDcbf((unsigned long) sdram_addr);
  188. udelay(100);
  189. }
  190. /*
  191. * Issue 8 MODE-set command.
  192. */
  193. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_MRW;
  194. asm("sync;msync");
  195. *sdram_addr = 0xff;
  196. ppcDcbf((unsigned long) sdram_addr);
  197. udelay(100);
  198. /*
  199. * Issue NORMAL OP command.
  200. */
  201. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_NORMAL;
  202. asm("sync;msync");
  203. *sdram_addr = 0xff;
  204. ppcDcbf((unsigned long) sdram_addr);
  205. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  206. #endif /* enable SDRAM init */
  207. }
  208. #if defined(CFG_DRAM_TEST)
  209. int
  210. testdram(void)
  211. {
  212. uint *pstart = (uint *) CFG_MEMTEST_START;
  213. uint *pend = (uint *) CFG_MEMTEST_END;
  214. uint *p;
  215. printf("Testing DRAM from 0x%08x to 0x%08x\n",
  216. CFG_MEMTEST_START,
  217. CFG_MEMTEST_END);
  218. printf("DRAM test phase 1:\n");
  219. for (p = pstart; p < pend; p++)
  220. *p = 0xaaaaaaaa;
  221. for (p = pstart; p < pend; p++) {
  222. if (*p != 0xaaaaaaaa) {
  223. printf ("DRAM test fails at: %08x\n", (uint) p);
  224. return 1;
  225. }
  226. }
  227. printf("DRAM test phase 2:\n");
  228. for (p = pstart; p < pend; p++)
  229. *p = 0x55555555;
  230. for (p = pstart; p < pend; p++) {
  231. if (*p != 0x55555555) {
  232. printf ("DRAM test fails at: %08x\n", (uint) p);
  233. return 1;
  234. }
  235. }
  236. printf("DRAM test passed.\n");
  237. return 0;
  238. }
  239. #endif
  240. #if defined(CONFIG_PCI) || defined(CONFIG_PCI1)
  241. /* For some reason the Tundra PCI bridge shows up on itself as a
  242. * different device. Work around that by refusing to configure it.
  243. */
  244. void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
  245. static struct pci_config_table pci_mpc85xxcds_config_table[] = {
  246. {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
  247. {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
  248. {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
  249. mpc85xx_config_via_usbide, {0,0,0}},
  250. {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
  251. mpc85xx_config_via_usb, {0,0,0}},
  252. {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
  253. mpc85xx_config_via_usb2, {0,0,0}},
  254. {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
  255. mpc85xx_config_via_power, {0,0,0}},
  256. {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
  257. mpc85xx_config_via_ac97, {0,0,0}},
  258. {},
  259. };
  260. static struct pci_controller pci1_hose = {
  261. config_table: pci_mpc85xxcds_config_table};
  262. #endif /* CONFIG_PCI */
  263. #ifdef CONFIG_PCI2
  264. static struct pci_controller pci2_hose;
  265. #endif /* CONFIG_PCI2 */
  266. #ifdef CONFIG_PCIE1
  267. static struct pci_controller pcie1_hose;
  268. #endif /* CONFIG_PCIE1 */
  269. int first_free_busno=0;
  270. void
  271. pci_init_board(void)
  272. {
  273. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  274. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  275. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  276. #ifdef CONFIG_PCI1
  277. {
  278. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR;
  279. extern void fsl_pci_init(struct pci_controller *hose);
  280. struct pci_controller *hose = &pci1_hose;
  281. struct pci_config_table *table;
  282. uint pci_32 = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
  283. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  284. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  285. uint pci_agent = (host_agent == 3) || (host_agent == 4 ) || (host_agent == 6);
  286. uint pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
  287. if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) {
  288. printf (" PCI: %d bit, %s MHz, %s, %s, %s\n",
  289. (pci_32) ? 32 : 64,
  290. (pci_speed == 33333000) ? "33" :
  291. (pci_speed == 66666000) ? "66" : "unknown",
  292. pci_clk_sel ? "sync" : "async",
  293. pci_agent ? "agent" : "host",
  294. pci_arb ? "arbiter" : "external-arbiter"
  295. );
  296. /* inbound */
  297. pci_set_region(hose->regions + 0,
  298. CFG_PCI_MEMORY_BUS,
  299. CFG_PCI_MEMORY_PHYS,
  300. CFG_PCI_MEMORY_SIZE,
  301. PCI_REGION_MEM | PCI_REGION_MEMORY);
  302. /* outbound memory */
  303. pci_set_region(hose->regions + 1,
  304. CFG_PCI1_MEM_BASE,
  305. CFG_PCI1_MEM_PHYS,
  306. CFG_PCI1_MEM_SIZE,
  307. PCI_REGION_MEM);
  308. /* outbound io */
  309. pci_set_region(hose->regions + 2,
  310. CFG_PCI1_IO_BASE,
  311. CFG_PCI1_IO_PHYS,
  312. CFG_PCI1_IO_SIZE,
  313. PCI_REGION_IO);
  314. hose->region_count = 3;
  315. /* relocate config table pointers */
  316. hose->config_table = \
  317. (struct pci_config_table *)((uint)hose->config_table + gd->reloc_off);
  318. for (table = hose->config_table; table && table->vendor; table++)
  319. table->config_device += gd->reloc_off;
  320. hose->first_busno=first_free_busno;
  321. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  322. fsl_pci_init(hose);
  323. first_free_busno=hose->last_busno+1;
  324. printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
  325. #ifdef CONFIG_PCIX_CHECK
  326. if (!(gur->pordevsr & PORDEVSR_PCI)) {
  327. /* PCI-X init */
  328. if (CONFIG_SYS_CLK_FREQ < 66000000)
  329. printf("PCI-X will only work at 66 MHz\n");
  330. reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  331. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  332. pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
  333. }
  334. #endif
  335. } else {
  336. printf (" PCI: disabled\n");
  337. }
  338. }
  339. #else
  340. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  341. #endif
  342. #ifdef CONFIG_PCI2
  343. {
  344. uint pci2_clk_sel = gur->porpllsr & 0x4000; /* PORPLLSR[17] */
  345. uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
  346. if (pci_dual) {
  347. printf (" PCI2: 32 bit, 66 MHz, %s\n",
  348. pci2_clk_sel ? "sync" : "async");
  349. } else {
  350. printf (" PCI2: disabled\n");
  351. }
  352. }
  353. #else
  354. gur->devdisr |= MPC85xx_DEVDISR_PCI2; /* disable */
  355. #endif /* CONFIG_PCI2 */
  356. #ifdef CONFIG_PCIE1
  357. {
  358. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE1_ADDR;
  359. extern void fsl_pci_init(struct pci_controller *hose);
  360. struct pci_controller *hose = &pcie1_hose;
  361. int pcie_ep = (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3);
  362. int pcie_configured = io_sel >= 1;
  363. if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
  364. printf ("\n PCIE connected to slot as %s (base address %x)",
  365. pcie_ep ? "End Point" : "Root Complex",
  366. (uint)pci);
  367. if (pci->pme_msg_det) {
  368. pci->pme_msg_det = 0xffffffff;
  369. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  370. }
  371. printf ("\n");
  372. /* inbound */
  373. pci_set_region(hose->regions + 0,
  374. CFG_PCI_MEMORY_BUS,
  375. CFG_PCI_MEMORY_PHYS,
  376. CFG_PCI_MEMORY_SIZE,
  377. PCI_REGION_MEM | PCI_REGION_MEMORY);
  378. /* outbound memory */
  379. pci_set_region(hose->regions + 1,
  380. CFG_PCIE1_MEM_BASE,
  381. CFG_PCIE1_MEM_PHYS,
  382. CFG_PCIE1_MEM_SIZE,
  383. PCI_REGION_MEM);
  384. /* outbound io */
  385. pci_set_region(hose->regions + 2,
  386. CFG_PCIE1_IO_BASE,
  387. CFG_PCIE1_IO_PHYS,
  388. CFG_PCIE1_IO_SIZE,
  389. PCI_REGION_IO);
  390. hose->region_count = 3;
  391. hose->first_busno=first_free_busno;
  392. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  393. fsl_pci_init(hose);
  394. printf ("PCIE on bus %d - %d\n",hose->first_busno,hose->last_busno);
  395. first_free_busno=hose->last_busno+1;
  396. } else {
  397. printf (" PCIE: disabled\n");
  398. }
  399. }
  400. #else
  401. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  402. #endif
  403. }
  404. int last_stage_init(void)
  405. {
  406. unsigned short temp;
  407. /* Change the resistors for the PHY */
  408. /* This is needed to get the RGMII working for the 1.3+
  409. * CDS cards */
  410. if (get_board_version() == 0x13) {
  411. miiphy_write(CONFIG_TSEC1_NAME,
  412. TSEC1_PHY_ADDR, 29, 18);
  413. miiphy_read(CONFIG_TSEC1_NAME,
  414. TSEC1_PHY_ADDR, 30, &temp);
  415. temp = (temp & 0xf03f);
  416. temp |= 2 << 9; /* 36 ohm */
  417. temp |= 2 << 6; /* 39 ohm */
  418. miiphy_write(CONFIG_TSEC1_NAME,
  419. TSEC1_PHY_ADDR, 30, temp);
  420. miiphy_write(CONFIG_TSEC1_NAME,
  421. TSEC1_PHY_ADDR, 29, 3);
  422. miiphy_write(CONFIG_TSEC1_NAME,
  423. TSEC1_PHY_ADDR, 30, 0x8000);
  424. }
  425. return 0;
  426. }
  427. #if defined(CONFIG_OF_BOARD_SETUP)
  428. void
  429. ft_pci_setup(void *blob, bd_t *bd)
  430. {
  431. int node, tmp[2];
  432. const char *path;
  433. node = fdt_path_offset(blob, "/aliases");
  434. tmp[0] = 0;
  435. if (node >= 0) {
  436. #ifdef CONFIG_PCI1
  437. path = fdt_getprop(blob, node, "pci0", NULL);
  438. if (path) {
  439. tmp[1] = pci1_hose.last_busno - pci1_hose.first_busno;
  440. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  441. }
  442. #endif
  443. #ifdef CONFIG_PCIE1
  444. path = fdt_getprop(blob, node, "pci1", NULL);
  445. if (path) {
  446. tmp[1] = pcie1_hose.last_busno - pcie1_hose.first_busno;
  447. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  448. }
  449. #endif
  450. }
  451. }
  452. #endif