xpedite517x.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765
  1. /*
  2. * Copyright 2009 Extreme Engineering Solutions, Inc.
  3. * Copyright 2007-2008 Freescale Semiconductor, Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * xpedite517x board configuration file
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. */
  31. #define CONFIG_MPC86xx 1 /* MPC86xx */
  32. #define CONFIG_MPC8641 1 /* MPC8641 specific */
  33. #define CONFIG_XPEDITE5140 1 /* MPC8641HPCN board specific */
  34. #define CONFIG_SYS_BOARD_NAME "XPedite5170"
  35. #define CONFIG_SYS_FORM_3U_VPX 1
  36. #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
  37. #define CONFIG_BOARD_EARLY_INIT_R /* Call board_pre_init */
  38. #define CONFIG_BAT_RW 1 /* Use common BAT rw code */
  39. #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
  40. #define CONFIG_ALTIVEC 1
  41. #define CONFIG_SYS_TEXT_BASE 0xfff00000
  42. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  43. #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
  44. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  45. #define CONFIG_PCIE1 1 /* PCIE controler 1 */
  46. #define CONFIG_PCIE2 1 /* PCIE controler 2 */
  47. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  48. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  49. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  50. /*
  51. * DDR config
  52. */
  53. #define CONFIG_FSL_DDR2
  54. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  55. #define CONFIG_DDR_SPD
  56. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  57. #define SPD_EEPROM_ADDRESS1 0x54 /* Both channels use the */
  58. #define SPD_EEPROM_ADDRESS2 0x54 /* same SPD data */
  59. #define SPD_EEPROM_OFFSET 0x200 /* OFFSET of SPD in EEPROM */
  60. #define CONFIG_NUM_DDR_CONTROLLERS 2
  61. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  62. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  63. #define CONFIG_DDR_ECC
  64. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  65. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  66. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  67. #define CONFIG_VERY_BIG_RAM
  68. #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
  69. /*
  70. * virtual address to be used for temporary mappings. There
  71. * should be 128k free at this VA.
  72. */
  73. #define CONFIG_SYS_SCRATCH_VA 0xe0000000
  74. #ifndef __ASSEMBLY__
  75. extern unsigned long get_board_sys_clk(unsigned long dummy);
  76. #endif
  77. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC86xx */
  78. /*
  79. * L2CR setup
  80. */
  81. #define CONFIG_SYS_L2
  82. #define L2_INIT 0
  83. #define L2_ENABLE (L2CR_L2E)
  84. /*
  85. * Base addresses -- Note these are effective addresses where the
  86. * actual resources get mapped (not physical addresses)
  87. */
  88. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  89. #define CONFIG_SYS_CCSRBAR 0xef000000 /* relocated CCSRBAR */
  90. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
  91. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  92. #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
  93. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR
  94. /*
  95. * Diagnostics
  96. */
  97. #define CONFIG_SYS_ALT_MEMTEST
  98. #define CONFIG_SYS_MEMTEST_START 0x10000000
  99. #define CONFIG_SYS_MEMTEST_END 0x20000000
  100. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY |\
  101. CONFIG_SYS_POST_I2C)
  102. #define I2C_ADDR_LIST {CONFIG_SYS_I2C_DS1621_ADDR, \
  103. CONFIG_SYS_I2C_DS4510_ADDR, \
  104. CONFIG_SYS_I2C_EEPROM_ADDR, \
  105. CONFIG_SYS_I2C_LM90_ADDR, \
  106. CONFIG_SYS_I2C_PCA9553_ADDR, \
  107. CONFIG_SYS_I2C_PCA953X_ADDR0, \
  108. CONFIG_SYS_I2C_PCA953X_ADDR1, \
  109. CONFIG_SYS_I2C_PCA953X_ADDR2, \
  110. CONFIG_SYS_I2C_PCA953X_ADDR3, \
  111. CONFIG_SYS_I2C_PEX8518_ADDR, \
  112. CONFIG_SYS_I2C_RTC_ADDR}
  113. /* The XPedite5170 can host an XMC which has an EEPROM at address 0x50 */
  114. #define I2C_ADDR_IGNORE_LIST {0x50}
  115. /*
  116. * Memory map
  117. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  118. * 0x8000_0000 0xbfff_ffff PCIe1 Mem 1G non-cacheable
  119. * 0xc000_0000 0xcfff_ffff PCIe2 Mem 256M non-cacheable
  120. * 0xe000_0000 0xe7ff_ffff SRAM/SSRAM/L1 Cache 128M non-cacheable
  121. * 0xe800_0000 0xe87f_ffff PCIe1 IO 8M non-cacheable
  122. * 0xe880_0000 0xe8ff_ffff PCIe2 IO 8M non-cacheable
  123. * 0xef00_0000 0xef0f_ffff CCSR/IMMR 1M non-cacheable
  124. * 0xef80_0000 0xef8f_ffff NAND Flash 1M non-cacheable
  125. * 0xf000_0000 0xf7ff_ffff NOR Flash 2 128M non-cacheable
  126. * 0xf800_0000 0xffff_ffff NOR Flash 1 128M non-cacheable
  127. */
  128. #define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_4 | LCRR_EADC_3)
  129. /*
  130. * NAND flash configuration
  131. */
  132. #define CONFIG_SYS_NAND_BASE 0xef800000
  133. #define CONFIG_SYS_NAND_BASE2 0xef840000 /* Unused at this time */
  134. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE2}
  135. #define CONFIG_SYS_MAX_NAND_DEVICE 2
  136. #define CONFIG_NAND_ACTL
  137. #define CONFIG_SYS_NAND_ACTL_ALE (1 << 14) /* C_LA14 */
  138. #define CONFIG_SYS_NAND_ACTL_CLE (1 << 15) /* C_LA15 */
  139. #define CONFIG_SYS_NAND_ACTL_NCE 0 /* NCE not controlled by ADDR */
  140. #define CONFIG_SYS_NAND_ACTL_DELAY 25
  141. #define CONFIG_SYS_NAND_QUIET_TEST
  142. #define CONFIG_JFFS2_NAND
  143. /*
  144. * NOR flash configuration
  145. */
  146. #define CONFIG_SYS_FLASH_BASE 0xf8000000
  147. #define CONFIG_SYS_FLASH_BASE2 0xf0000000
  148. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
  149. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  150. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  151. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  152. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  153. #define CONFIG_FLASH_CFI_DRIVER
  154. #define CONFIG_SYS_FLASH_CFI
  155. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  156. #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { {0xfff00000, 0xc0000}, \
  157. {0xf7f00000, 0xc0000} }
  158. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  159. #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
  160. /*
  161. * Chip select configuration
  162. */
  163. /* NOR Flash 0 on CS0 */
  164. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE |\
  165. BR_PS_16 |\
  166. BR_V)
  167. #define CONFIG_SYS_OR0_PRELIM (OR_AM_128MB |\
  168. OR_GPCM_CSNT |\
  169. OR_GPCM_XACS |\
  170. OR_GPCM_ACS_DIV2 |\
  171. OR_GPCM_SCY_8 |\
  172. OR_GPCM_TRLX |\
  173. OR_GPCM_EHTR |\
  174. OR_GPCM_EAD)
  175. /* NOR Flash 1 on CS1 */
  176. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE2 |\
  177. BR_PS_16 |\
  178. BR_V)
  179. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  180. /* NAND flash on CS2 */
  181. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_NAND_BASE |\
  182. BR_PS_8 |\
  183. BR_V)
  184. #define CONFIG_SYS_OR2_PRELIM (OR_AM_256KB |\
  185. OR_GPCM_BCTLD |\
  186. OR_GPCM_CSNT |\
  187. OR_GPCM_ACS_DIV4 |\
  188. OR_GPCM_SCY_4 |\
  189. OR_GPCM_TRLX |\
  190. OR_GPCM_EHTR)
  191. /* Optional NAND flash on CS3 */
  192. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE2 |\
  193. BR_PS_8 |\
  194. BR_V)
  195. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  196. /*
  197. * Use L1 as initial stack
  198. */
  199. #define CONFIG_SYS_INIT_RAM_LOCK 1
  200. #define CONFIG_SYS_INIT_RAM_ADDR 0xe0000000
  201. #define CONFIG_SYS_INIT_RAM_END 0x00004000
  202. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  203. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  204. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  205. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
  206. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  207. /*
  208. * Serial Port
  209. */
  210. #define CONFIG_CONS_INDEX 1
  211. #define CONFIG_SYS_NS16550
  212. #define CONFIG_SYS_NS16550_SERIAL
  213. #define CONFIG_SYS_NS16550_REG_SIZE 1
  214. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  215. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  216. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  217. #define CONFIG_SYS_BAUDRATE_TABLE \
  218. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  219. #define CONFIG_BAUDRATE 115200
  220. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  221. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  222. /*
  223. * Use the HUSH parser
  224. */
  225. #define CONFIG_SYS_HUSH_PARSER
  226. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  227. /*
  228. * Pass open firmware flat tree
  229. */
  230. #define CONFIG_OF_LIBFDT 1
  231. #define CONFIG_OF_BOARD_SETUP 1
  232. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  233. /*
  234. * I2C
  235. */
  236. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  237. #define CONFIG_HARD_I2C /* I2C with hardware support */
  238. #define CONFIG_SYS_I2C_SPEED 100000 /* M41T00 only supports 100 KHz */
  239. #define CONFIG_SYS_I2C_SLAVE 0x7F
  240. #define CONFIG_SYS_I2C_OFFSET 0x3000
  241. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  242. #define CONFIG_I2C_MULTI_BUS
  243. /* PEX8518 slave I2C interface */
  244. #define CONFIG_SYS_I2C_PEX8518_ADDR 0x70
  245. /* I2C DS1631 temperature sensor */
  246. #define CONFIG_SYS_I2C_DS1621_ADDR 0x48
  247. #define CONFIG_DTT_DS1621
  248. #define CONFIG_DTT_SENSORS { 0 }
  249. #define CONFIG_SYS_I2C_LM90_ADDR 0x4c
  250. /* I2C EEPROM - AT24C128B */
  251. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
  252. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  253. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 byte pages */
  254. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* take up to 10 msec */
  255. /* I2C RTC */
  256. #define CONFIG_RTC_M41T11 1
  257. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  258. #define CONFIG_SYS_M41T11_BASE_YEAR 2000
  259. /* GPIO/EEPROM/SRAM */
  260. #define CONFIG_DS4510
  261. #define CONFIG_SYS_I2C_DS4510_ADDR 0x51
  262. /* GPIO */
  263. #define CONFIG_PCA953X
  264. #define CONFIG_SYS_I2C_PCA953X_ADDR0 0x18
  265. #define CONFIG_SYS_I2C_PCA953X_ADDR1 0x1c
  266. #define CONFIG_SYS_I2C_PCA953X_ADDR2 0x1e
  267. #define CONFIG_SYS_I2C_PCA953X_ADDR3 0x1f
  268. #define CONFIG_SYS_I2C_PCA953X_ADDR CONFIG_SYS_I2C_PCA953X_ADDR0
  269. #define CONFIG_SYS_I2C_PCA9553_ADDR 0x62
  270. /*
  271. * PU = pulled high, PD = pulled low
  272. * I = input, O = output, IO = input/output
  273. */
  274. /* PCA9557 @ 0x18*/
  275. #define CONFIG_SYS_PCA953X_C0_SER0_EN 0x01 /* PU; UART0 enable (1: enabled) */
  276. #define CONFIG_SYS_PCA953X_C0_SER0_MODE 0x02 /* PU; UART0 serial mode select */
  277. #define CONFIG_SYS_PCA953X_C0_SER1_EN 0x04 /* PU; UART1 enable (1: enabled) */
  278. #define CONFIG_SYS_PCA953X_C0_SER1_MODE 0x08 /* PU; UART1 serial mode select */
  279. #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS 0x10 /* PU; Boot flash CS select */
  280. #define CONFIG_SYS_PCA953X_NVM_WP 0x20 /* PU; Set to 0 to enable NVM writing */
  281. /* PCA9557 @ 0x1c*/
  282. #define CONFIG_SYS_PCA953X_XMC0_ROOT0 0x01 /* PU; Low if XMC is RC */
  283. #define CONFIG_SYS_PCA953X_PLUG_GPIO0 0x02 /* Samtec connector GPIO */
  284. #define CONFIG_SYS_PCA953X_XMC0_WAKE 0x04 /* PU; XMC wake */
  285. #define CONFIG_SYS_PCA953X_XMC0_BIST 0x08 /* PU; XMC built in self test */
  286. #define CONFIG_SYS_PCA953X_XMC_PRESENT 0x10 /* PU; Low if XMC module installed */
  287. #define CONFIG_SYS_PCA953X_PMC_PRESENT 0x20 /* PU; Low if PMC module installed */
  288. #define CONFIG_SYS_PCA953X_PMC0_MONARCH 0x40 /* PMC monarch mode enable */
  289. #define CONFIG_SYS_PCA953X_PMC0_EREADY 0x80 /* PU; PMC PCI eready */
  290. /* PCA9557 @ 0x1e*/
  291. #define CONFIG_SYS_PCA953X_P0_GA0 0x01 /* PU; VPX Geographical address */
  292. #define CONFIG_SYS_PCA953X_P0_GA1 0x02 /* PU; VPX Geographical address */
  293. #define CONFIG_SYS_PCA953X_P0_GA2 0x04 /* PU; VPX Geographical address */
  294. #define CONFIG_SYS_PCA953X_P0_GA3 0x08 /* PU; VPX Geographical address */
  295. #define CONFIG_SYS_PCA953X_P0_GA4 0x10 /* PU; VPX Geographical address */
  296. #define CONFIG_SYS_PCA953X_P0_GAP 0x20 /* PU; VPX Geographical address parity */
  297. #define CONFIG_SYS_PCA953X_P1_SYSEN 0x80 /* PU; VPX P1 SYSCON */
  298. /* PCA9557 @ 0x1f */
  299. #define CONFIG_SYS_PCA953X_VPX_GPIO0 0x01 /* PU; VPX P15 GPIO */
  300. #define CONFIG_SYS_PCA953X_VPX_GPIO1 0x02 /* PU; VPX P15 GPIO */
  301. #define CONFIG_SYS_PCA953X_VPX_GPIO2 0x04 /* PU; VPX P15 GPIO */
  302. #define CONFIG_SYS_PCA953X_VPX_GPIO3 0x08 /* PU; VPX P15 GPIO */
  303. /*
  304. * General PCI
  305. * Memory space is mapped 1-1, but I/O space must start from 0.
  306. */
  307. /* PCIE1 - PEX8518 */
  308. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  309. #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
  310. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x40000000 /* 1G */
  311. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  312. #define CONFIG_SYS_PCIE1_IO_PHYS 0xe8000000
  313. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
  314. /* PCIE2 - VPX P1 */
  315. #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
  316. #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
  317. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
  318. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  319. #define CONFIG_SYS_PCIE2_IO_PHYS 0xe8800000
  320. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 /* 8M */
  321. /*
  322. * Networking options
  323. */
  324. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  325. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  326. #define CONFIG_NET_MULTI 1
  327. #define CONFIG_MII 1 /* MII PHY management */
  328. #define CONFIG_ETHPRIME "eTSEC1"
  329. #define CONFIG_TSEC1 1
  330. #define CONFIG_TSEC1_NAME "eTSEC1"
  331. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  332. #define TSEC1_PHY_ADDR 1
  333. #define TSEC1_PHYIDX 0
  334. #define CONFIG_HAS_ETH0
  335. #define CONFIG_TSEC2 1
  336. #define CONFIG_TSEC2_NAME "eTSEC2"
  337. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  338. #define TSEC2_PHY_ADDR 2
  339. #define TSEC2_PHYIDX 0
  340. #define CONFIG_HAS_ETH1
  341. /*
  342. * BAT mappings
  343. */
  344. #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
  345. #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT |\
  346. BATL_PP_RW |\
  347. BATL_CACHEINHIBIT |\
  348. BATL_GUARDEDSTORAGE)
  349. #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT |\
  350. BATU_BL_1M |\
  351. BATU_VS |\
  352. BATU_VP)
  353. #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT |\
  354. BATL_PP_RW |\
  355. BATL_CACHEINHIBIT)
  356. #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
  357. #endif
  358. /*
  359. * BAT0 2G Cacheable, non-guarded
  360. * 0x0000_0000 2G DDR
  361. */
  362. #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  363. #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
  364. #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  365. #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
  366. /*
  367. * BAT1 1G Cache-inhibited, guarded
  368. * 0x8000_0000 1G PCI-Express 1 Memory
  369. */
  370. #define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS |\
  371. BATL_PP_RW |\
  372. BATL_CACHEINHIBIT |\
  373. BATL_GUARDEDSTORAGE)
  374. #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_PHYS |\
  375. BATU_BL_1G |\
  376. BATU_VS |\
  377. BATU_VP)
  378. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS |\
  379. BATL_PP_RW |\
  380. BATL_CACHEINHIBIT)
  381. #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
  382. /*
  383. * BAT2 512M Cache-inhibited, guarded
  384. * 0xc000_0000 512M PCI-Express 2 Memory
  385. */
  386. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCIE2_MEM_PHYS |\
  387. BATL_PP_RW |\
  388. BATL_CACHEINHIBIT |\
  389. BATL_GUARDEDSTORAGE)
  390. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE2_MEM_PHYS |\
  391. BATU_BL_512M |\
  392. BATU_VS |\
  393. BATU_VP)
  394. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCIE2_MEM_PHYS |\
  395. BATL_PP_RW |\
  396. BATL_CACHEINHIBIT)
  397. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  398. /*
  399. * BAT3 1M Cache-inhibited, guarded
  400. * 0xe000_0000 1M CCSR
  401. */
  402. #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR |\
  403. BATL_PP_RW |\
  404. BATL_CACHEINHIBIT |\
  405. BATL_GUARDEDSTORAGE)
  406. #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR |\
  407. BATU_BL_1M |\
  408. BATU_VS |\
  409. BATU_VP)
  410. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR |\
  411. BATL_PP_RW |\
  412. BATL_CACHEINHIBIT)
  413. #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
  414. /*
  415. * BAT4 32M Cache-inhibited, guarded
  416. * 0xe200_0000 16M PCI-Express 1 I/O
  417. * 0xe300_0000 16M PCI-Express 2 I/0
  418. */
  419. #define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE1_IO_PHYS |\
  420. BATL_PP_RW |\
  421. BATL_CACHEINHIBIT |\
  422. BATL_GUARDEDSTORAGE)
  423. #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_PHYS |\
  424. BATU_BL_32M |\
  425. BATU_VS |\
  426. BATU_VP)
  427. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS |\
  428. BATL_PP_RW |\
  429. BATL_CACHEINHIBIT)
  430. #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
  431. /*
  432. * BAT5 128K Cacheable, non-guarded
  433. * 0xe400_1000 128K Init RAM for stack in the CPU DCache (no backing memory)
  434. */
  435. #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR |\
  436. BATL_PP_RW |\
  437. BATL_MEMCOHERENCE)
  438. #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR |\
  439. BATU_BL_128K |\
  440. BATU_VS |\
  441. BATU_VP)
  442. #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
  443. #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
  444. /*
  445. * BAT6 256M Cache-inhibited, guarded
  446. * 0xf000_0000 256M FLASH
  447. */
  448. #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE2 |\
  449. BATL_PP_RW |\
  450. BATL_CACHEINHIBIT |\
  451. BATL_GUARDEDSTORAGE)
  452. #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE |\
  453. BATU_BL_256M |\
  454. BATU_VS |\
  455. BATU_VP)
  456. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE |\
  457. BATL_PP_RW |\
  458. BATL_MEMCOHERENCE)
  459. #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
  460. /* Map the last 1M of flash where we're running from reset */
  461. #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY |\
  462. BATL_PP_RW |\
  463. BATL_CACHEINHIBIT |\
  464. BATL_GUARDEDSTORAGE)
  465. #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE |\
  466. BATU_BL_1M |\
  467. BATU_VS |\
  468. BATU_VP)
  469. #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY |\
  470. BATL_PP_RW |\
  471. BATL_MEMCOHERENCE)
  472. #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
  473. /*
  474. * BAT7 64M Cache-inhibited, guarded
  475. * 0xe800_0000 64K NAND FLASH
  476. * 0xe804_0000 128K DUART Registers
  477. */
  478. #define CONFIG_SYS_DBAT7L (CONFIG_SYS_NAND_BASE |\
  479. BATL_PP_RW |\
  480. BATL_CACHEINHIBIT |\
  481. BATL_GUARDEDSTORAGE)
  482. #define CONFIG_SYS_DBAT7U (CONFIG_SYS_NAND_BASE |\
  483. BATU_BL_512K |\
  484. BATU_VS |\
  485. BATU_VP)
  486. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_NAND_BASE |\
  487. BATL_PP_RW |\
  488. BATL_CACHEINHIBIT)
  489. #define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
  490. /*
  491. * Command configuration.
  492. */
  493. #include <config_cmd_default.h>
  494. #define CONFIG_CMD_ASKENV
  495. #define CONFIG_CMD_DATE
  496. #define CONFIG_CMD_DHCP
  497. #define CONFIG_CMD_DS4510
  498. #define CONFIG_CMD_DS4510_INFO
  499. #define CONFIG_CMD_DTT
  500. #define CONFIG_CMD_EEPROM
  501. #define CONFIG_CMD_ELF
  502. #define CONFIG_CMD_SAVEENV
  503. #define CONFIG_CMD_FLASH
  504. #define CONFIG_CMD_I2C
  505. #define CONFIG_CMD_IRQ
  506. #define CONFIG_CMD_JFFS2
  507. #define CONFIG_CMD_MII
  508. #define CONFIG_CMD_NAND
  509. #define CONFIG_CMD_NET
  510. #define CONFIG_CMD_PCA953X
  511. #define CONFIG_CMD_PCA953X_INFO
  512. #define CONFIG_CMD_PCI
  513. #define CONFIG_CMD_PCI_ENUM
  514. #define CONFIG_CMD_PING
  515. #define CONFIG_CMD_REGINFO
  516. #define CONFIG_CMD_SNTP
  517. /*
  518. * Miscellaneous configurable options
  519. */
  520. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  521. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  522. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  523. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  524. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  525. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  526. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  527. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  528. #define CONFIG_CMDLINE_EDITING 1 /* Command-line editing */
  529. #define CONFIG_LOADADDR 0x1000000 /* default location for tftp and bootm */
  530. #define CONFIG_BOOTDELAY 3 /* -1 disables auto-boot */
  531. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  532. #define CONFIG_PREBOOT /* enable preboot variable */
  533. #define CONFIG_FIT 1
  534. #define CONFIG_FIT_VERBOSE 1
  535. #define CONFIG_INTEGRITY /* support booting INTEGRITY OS */
  536. /*
  537. * For booting Linux, the board info and command line data
  538. * have to be in the first 16 MB of memory, since this is
  539. * the maximum mapped by the Linux kernel during initialization.
  540. */
  541. #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
  542. #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
  543. /*
  544. * Environment Configuration
  545. */
  546. #define CONFIG_ENV_IS_IN_FLASH 1
  547. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */
  548. #define CONFIG_ENV_SIZE 0x8000
  549. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  550. /*
  551. * Flash memory map:
  552. * fffc0000 - ffffffff Pri FDT (256KB)
  553. * fff80000 - fffbffff Pri U-Boot Environment (256 KB)
  554. * fff00000 - fff7ffff Pri U-Boot (512 KB)
  555. * fef00000 - ffefffff Pri OS image (16MB)
  556. * f8000000 - feefffff Pri OS Use/Filesystem (111MB)
  557. *
  558. * f7fc0000 - f7ffffff Sec FDT (256KB)
  559. * f7f80000 - f7fbffff Sec U-Boot Environment (256 KB)
  560. * f7f00000 - f7f7ffff Sec U-Boot (512 KB)
  561. * f6f00000 - f7efffff Sec OS image (16MB)
  562. * f0000000 - f6efffff Sec OS Use/Filesystem (111MB)
  563. */
  564. #define CONFIG_UBOOT1_ENV_ADDR MK_STR(0xfff00000)
  565. #define CONFIG_UBOOT2_ENV_ADDR MK_STR(0xf7f00000)
  566. #define CONFIG_FDT1_ENV_ADDR MK_STR(0xfffc0000)
  567. #define CONFIG_FDT2_ENV_ADDR MK_STR(0xf7fc0000)
  568. #define CONFIG_OS1_ENV_ADDR MK_STR(0xfef00000)
  569. #define CONFIG_OS2_ENV_ADDR MK_STR(0xf6f00000)
  570. #define CONFIG_PROG_UBOOT1 \
  571. "$download_cmd $loadaddr $ubootfile; " \
  572. "if test $? -eq 0; then " \
  573. "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
  574. "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
  575. "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; " \
  576. "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
  577. "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; " \
  578. "if test $? -ne 0; then " \
  579. "echo PROGRAM FAILED; " \
  580. "else; " \
  581. "echo PROGRAM SUCCEEDED; " \
  582. "fi; " \
  583. "else; " \
  584. "echo DOWNLOAD FAILED; " \
  585. "fi;"
  586. #define CONFIG_PROG_UBOOT2 \
  587. "$download_cmd $loadaddr $ubootfile; " \
  588. "if test $? -eq 0; then " \
  589. "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
  590. "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
  591. "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; " \
  592. "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
  593. "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; " \
  594. "if test $? -ne 0; then " \
  595. "echo PROGRAM FAILED; " \
  596. "else; " \
  597. "echo PROGRAM SUCCEEDED; " \
  598. "fi; " \
  599. "else; " \
  600. "echo DOWNLOAD FAILED; " \
  601. "fi;"
  602. #define CONFIG_BOOT_OS_NET \
  603. "$download_cmd $osaddr $osfile; " \
  604. "if test $? -eq 0; then " \
  605. "if test -n $fdtaddr; then " \
  606. "$download_cmd $fdtaddr $fdtfile; " \
  607. "if test $? -eq 0; then " \
  608. "bootm $osaddr - $fdtaddr; " \
  609. "else; " \
  610. "echo FDT DOWNLOAD FAILED; " \
  611. "fi; " \
  612. "else; " \
  613. "bootm $osaddr; " \
  614. "fi; " \
  615. "else; " \
  616. "echo OS DOWNLOAD FAILED; " \
  617. "fi;"
  618. #define CONFIG_PROG_OS1 \
  619. "$download_cmd $osaddr $osfile; " \
  620. "if test $? -eq 0; then " \
  621. "erase "CONFIG_OS1_ENV_ADDR" +$filesize; " \
  622. "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
  623. "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
  624. "if test $? -ne 0; then " \
  625. "echo OS PROGRAM FAILED; " \
  626. "else; " \
  627. "echo OS PROGRAM SUCCEEDED; " \
  628. "fi; " \
  629. "else; " \
  630. "echo OS DOWNLOAD FAILED; " \
  631. "fi;"
  632. #define CONFIG_PROG_OS2 \
  633. "$download_cmd $osaddr $osfile; " \
  634. "if test $? -eq 0; then " \
  635. "erase "CONFIG_OS2_ENV_ADDR" +$filesize; " \
  636. "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
  637. "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
  638. "if test $? -ne 0; then " \
  639. "echo OS PROGRAM FAILED; " \
  640. "else; " \
  641. "echo OS PROGRAM SUCCEEDED; " \
  642. "fi; " \
  643. "else; " \
  644. "echo OS DOWNLOAD FAILED; " \
  645. "fi;"
  646. #define CONFIG_PROG_FDT1 \
  647. "$download_cmd $fdtaddr $fdtfile; " \
  648. "if test $? -eq 0; then " \
  649. "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;" \
  650. "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
  651. "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
  652. "if test $? -ne 0; then " \
  653. "echo FDT PROGRAM FAILED; " \
  654. "else; " \
  655. "echo FDT PROGRAM SUCCEEDED; " \
  656. "fi; " \
  657. "else; " \
  658. "echo FDT DOWNLOAD FAILED; " \
  659. "fi;"
  660. #define CONFIG_PROG_FDT2 \
  661. "$download_cmd $fdtaddr $fdtfile; " \
  662. "if test $? -eq 0; then " \
  663. "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;" \
  664. "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
  665. "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
  666. "if test $? -ne 0; then " \
  667. "echo FDT PROGRAM FAILED; " \
  668. "else; " \
  669. "echo FDT PROGRAM SUCCEEDED; " \
  670. "fi; " \
  671. "else; " \
  672. "echo FDT DOWNLOAD FAILED; " \
  673. "fi;"
  674. #define CONFIG_EXTRA_ENV_SETTINGS \
  675. "autoload=yes\0" \
  676. "download_cmd=tftp\0" \
  677. "console_args=console=ttyS0,115200\0" \
  678. "root_args=root=/dev/nfs rw\0" \
  679. "misc_args=ip=on\0" \
  680. "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
  681. "bootfile=/home/user/file\0" \
  682. "osfile=/home/user/board.uImage\0" \
  683. "fdtfile=/home/user/board.dtb\0" \
  684. "ubootfile=/home/user/u-boot.bin\0" \
  685. "fdtaddr=c00000\0" \
  686. "osaddr=0x1000000\0" \
  687. "loadaddr=0x1000000\0" \
  688. "prog_uboot1="CONFIG_PROG_UBOOT1"\0" \
  689. "prog_uboot2="CONFIG_PROG_UBOOT2"\0" \
  690. "prog_os1="CONFIG_PROG_OS1"\0" \
  691. "prog_os2="CONFIG_PROG_OS2"\0" \
  692. "prog_fdt1="CONFIG_PROG_FDT1"\0" \
  693. "prog_fdt2="CONFIG_PROG_FDT2"\0" \
  694. "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \
  695. "bootcmd_flash1=run set_bootargs; " \
  696. "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
  697. "bootcmd_flash2=run set_bootargs; " \
  698. "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
  699. "bootcmd=run bootcmd_flash1\0"
  700. #endif /* __CONFIG_H */