ZPC1900.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * Copyright (C) 2003-2004 Arabella Software Ltd.
  3. * Yuli Barcohen <yuli@arabellasw.com>
  4. *
  5. * U-Boot configuration for Zephyr Engineering ZPC.1900 board.
  6. * This port was developed and tested on Revision C board.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
  29. #define CONFIG_ZPC1900 1 /* ...on Zephyr ZPC.1900 board */
  30. #define CPU_ID_STR "MPC8265"
  31. #undef DEBUG
  32. #undef CONFIG_BOARD_EARLY_INIT_F /* Don't call board_early_init_f */
  33. /* Allow serial number (serial) and MAC address (ethaddr) to be overwritten */
  34. #define CONFIG_ENV_OVERWRITE
  35. /*
  36. * Select serial console configuration
  37. *
  38. * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  39. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  40. * for SCC).
  41. */
  42. #define CONFIG_CONS_ON_SMC /* Console is on SMC */
  43. #undef CONFIG_CONS_ON_SCC /* It's not on SCC */
  44. #undef CONFIG_CONS_NONE /* It's not on external UART */
  45. #define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */
  46. /*
  47. * Select ethernet configuration
  48. *
  49. * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
  50. * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
  51. * SCC, 1-3 for FCC)
  52. *
  53. * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
  54. * must be defined elsewhere (as for the console), or CFG_CMD_NET must
  55. * be removed from CONFIG_COMMANDS to remove support for networking.
  56. */
  57. #undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */
  58. #define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */
  59. #undef CONFIG_ETHER_NONE /* No external Ethernet */
  60. #ifdef CONFIG_ETHER_ON_FCC
  61. #define CONFIG_ETHER_INDEX 2 /* FCC2 is used for Ethernet */
  62. #if (CONFIG_ETHER_INDEX == 2)
  63. /*
  64. * - Rx clock is CLK13
  65. * - Tx clock is CLK14
  66. * - Select bus for bd/buffers (see 28-13)
  67. * - Full duplex
  68. */
  69. # define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  70. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  71. # define CFG_CPMFCR_RAMTYPE 0
  72. # define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  73. #endif /* CONFIG_ETHER_INDEX */
  74. #define CONFIG_MII /* MII PHY management */
  75. #define CONFIG_BITBANGMII /* Bit-banged MDIO interface */
  76. /*
  77. * GPIO pins used for bit-banged MII communications
  78. */
  79. #define MDIO_PORT 2 /* Port C */
  80. #define MDIO_ACTIVE (iop->pdir |= 0x00400000)
  81. #define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
  82. #define MDIO_READ ((iop->pdat & 0x00400000) != 0)
  83. #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
  84. else iop->pdat &= ~0x00400000
  85. #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
  86. else iop->pdat &= ~0x00200000
  87. #define MIIDELAY udelay(1)
  88. #endif /* CONFIG_ETHER_ON_FCC */
  89. #ifndef CONFIG_8260_CLKIN
  90. #define CONFIG_8260_CLKIN 66666666 /* in Hz */
  91. #endif
  92. #define CONFIG_BAUDRATE 38400
  93. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  94. | CFG_CMD_ASKENV \
  95. | CFG_CMD_DHCP \
  96. | CFG_CMD_ECHO \
  97. | CFG_CMD_IMMAP \
  98. | CFG_CMD_MII \
  99. | CFG_CMD_PING \
  100. )
  101. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  102. #include <cmd_confdefs.h>
  103. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  104. #define CONFIG_BOOTCOMMAND "dhcp;bootm" /* autoboot command */
  105. #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=:::::eth0:dhcp"
  106. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  107. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  108. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  109. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  110. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  111. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  112. #endif
  113. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  114. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  115. /*
  116. * Miscellaneous configurable options
  117. */
  118. #define CFG_HUSH_PARSER
  119. #define CFG_PROMPT_HUSH_PS2 "> "
  120. #define CFG_LONGHELP /* undef to save memory */
  121. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  122. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  123. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  124. #else
  125. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  126. #endif
  127. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  128. #define CFG_MAXARGS 16 /* max number of command args */
  129. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  130. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  131. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  132. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  133. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  134. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  135. #define CFG_FLASH_BASE 0xFFE00000
  136. #define CFG_FLASH_CFI
  137. #define CFG_FLASH_CFI_DRIVER
  138. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks */
  139. #define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
  140. #define CFG_DEFAULT_IMMR 0x0F010000
  141. #define CFG_IMMR 0xF0000000
  142. #define CFG_SDRAM_BASE 0x00000000
  143. #define CFG_SDRAM_SIZE 64
  144. #define CFG_FLSIMM_BASE 0xFC000000
  145. #define CFG_LSDRAM_BASE 0xFE000000
  146. #define CFG_BCSR 0xFEA00000
  147. #define CFG_EEPROM 0xFEB00000
  148. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  149. #define BCSR_PCI_MODE 0x01
  150. #define CFG_INIT_RAM_ADDR CFG_IMMR
  151. #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
  152. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  153. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  154. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  155. /* Hard reset configuration word */
  156. #define CFG_HRCW_MASTER (HRCW_EBM | HRCW_BPS01| HRCW_CIP |\
  157. HRCW_L2CPC10 | HRCW_DPPC00 | HRCW_ISB010 |\
  158. HRCW_BMS | HRCW_LBPC01 | HRCW_APPC10 |\
  159. HRCW_MODCK_H0101 \
  160. ) /* 0x16828605 */
  161. /* No slaves */
  162. #define CFG_HRCW_SLAVE1 0
  163. #define CFG_HRCW_SLAVE2 0
  164. #define CFG_HRCW_SLAVE3 0
  165. #define CFG_HRCW_SLAVE4 0
  166. #define CFG_HRCW_SLAVE5 0
  167. #define CFG_HRCW_SLAVE6 0
  168. #define CFG_HRCW_SLAVE7 0
  169. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  170. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  171. #define CFG_MONITOR_BASE TEXT_BASE
  172. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  173. #define CFG_RAMBOOT
  174. #endif
  175. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  176. #define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  177. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  178. #if !defined(CFG_ENV_IS_IN_FLASH) && !defined(CFG_ENV_IS_IN_NVRAM)
  179. #define CFG_ENV_IS_IN_NVRAM 1
  180. #endif
  181. #ifdef CFG_ENV_IS_IN_FLASH
  182. # define CFG_ENV_SECT_SIZE 0x10000
  183. # define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  184. #else
  185. # define CFG_ENV_ADDR (CFG_EEPROM + 0x400)
  186. # define CFG_ENV_SIZE 0x1000
  187. # define CFG_NVRAM_ACCESS_ROUTINE
  188. #endif
  189. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  190. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  191. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  192. #endif
  193. #define CFG_HID0_INIT 0
  194. #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
  195. #define CFG_HID2 0
  196. #define CFG_SIUMCR 0x42200000
  197. #define CFG_SYPCR 0xFFFFFFC3
  198. #define CFG_BCR 0x90400000
  199. #define CFG_SCCR SCCR_DFBRG01
  200. #define CFG_RMR RMR_CSRE
  201. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  202. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  203. #define CFG_RCCR 0
  204. #define CFG_PSDMR 0x014EB45A
  205. #define CFG_PSRT 0x0C
  206. #define CFG_LSDMR 0x008AB552
  207. #define CFG_LSRT 0x0E
  208. #define CFG_MPTPR 0x4000
  209. #define CFG_BR0_PRELIM CFG_FLASH_BASE | 0x00000801
  210. #define CFG_OR0_PRELIM 0xFFE00856
  211. #define CFG_BR5_PRELIM CFG_EEPROM | 0x00000801
  212. #define CFG_OR5_PRELIM 0xFFFF03F6
  213. #define CFG_BR6_PRELIM CFG_FLSIMM_BASE | 0x00000801
  214. #define CFG_OR6_PRELIM 0xFE000856
  215. #define CFG_BR7_PRELIM CFG_BCSR | 0x00000801
  216. #define CFG_OR7_PRELIM 0xFFFF83F6
  217. #define CFG_RESET_ADDRESS 0xC0000000
  218. #endif /* __CONFIG_H */