katmai.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. */
  24. #include <common.h>
  25. #include <ppc4xx.h>
  26. #include <i2c.h>
  27. #include <asm/processor.h>
  28. #include <asm/io.h>
  29. #include <asm/gpio.h>
  30. #include <asm/4xx_pcie.h>
  31. DECLARE_GLOBAL_DATA_PTR;
  32. int board_early_init_f (void)
  33. {
  34. unsigned long mfr;
  35. /*----------------------------------------------------------------------+
  36. * Interrupt controller setup for the Katmai 440SPe Evaluation board.
  37. *-----------------------------------------------------------------------+
  38. *-----------------------------------------------------------------------+
  39. * Interrupt | Source | Pol. | Sensi.| Crit. |
  40. *-----------+-----------------------------------+-------+-------+-------+
  41. * IRQ 00 | UART0 | High | Level | Non |
  42. * IRQ 01 | UART1 | High | Level | Non |
  43. * IRQ 02 | IIC0 | High | Level | Non |
  44. * IRQ 03 | IIC1 | High | Level | Non |
  45. * IRQ 04 | PCI0X0 MSG IN | High | Level | Non |
  46. * IRQ 05 | PCI0X0 CMD Write | High | Level | Non |
  47. * IRQ 06 | PCI0X0 Power Mgt | High | Level | Non |
  48. * IRQ 07 | PCI0X0 VPD Access | Rising| Edge | Non |
  49. * IRQ 08 | PCI0X0 MSI level 0 | High | Lvl/ed| Non |
  50. * IRQ 09 | External IRQ 15 - (PCI-Express) | pgm H | Pgm | Non |
  51. * IRQ 10 | UIC2 Non-critical Int. | NA | NA | Non |
  52. * IRQ 11 | UIC2 Critical Interrupt | NA | NA | Crit |
  53. * IRQ 12 | PCI Express MSI Level 0 | Rising| Edge | Non |
  54. * IRQ 13 | PCI Express MSI Level 1 | Rising| Edge | Non |
  55. * IRQ 14 | PCI Express MSI Level 2 | Rising| Edge | Non |
  56. * IRQ 15 | PCI Express MSI Level 3 | Rising| Edge | Non |
  57. * IRQ 16 | UIC3 Non-critical Int. | NA | NA | Non |
  58. * IRQ 17 | UIC3 Critical Interrupt | NA | NA | Crit |
  59. * IRQ 18 | External IRQ 14 - (PCI-Express) | Pgm | Pgm | Non |
  60. * IRQ 19 | DMA Channel 0 FIFO Full | High | Level | Non |
  61. * IRQ 20 | DMA Channel 0 Stat FIFO | High | Level | Non |
  62. * IRQ 21 | DMA Channel 1 FIFO Full | High | Level | Non |
  63. * IRQ 22 | DMA Channel 1 Stat FIFO | High | Level | Non |
  64. * IRQ 23 | I2O Inbound Doorbell | High | Level | Non |
  65. * IRQ 24 | Inbound Post List FIFO Not Empt | High | Level | Non |
  66. * IRQ 25 | I2O Region 0 LL PLB Write | High | Level | Non |
  67. * IRQ 26 | I2O Region 1 LL PLB Write | High | Level | Non |
  68. * IRQ 27 | I2O Region 0 HB PLB Write | High | Level | Non |
  69. * IRQ 28 | I2O Region 1 HB PLB Write | High | Level | Non |
  70. * IRQ 29 | GPT Down Count Timer | Rising| Edge | Non |
  71. * IRQ 30 | UIC1 Non-critical Int. | NA | NA | Non |
  72. * IRQ 31 | UIC1 Critical Interrupt | NA | NA | Crit. |
  73. *------------------------------------------------------------------------
  74. * IRQ 32 | Ext. IRQ 13 - (PCI-Express) |pgm (H)|pgm/Lvl| Non |
  75. * IRQ 33 | MAL Serr | High | Level | Non |
  76. * IRQ 34 | MAL Txde | High | Level | Non |
  77. * IRQ 35 | MAL Rxde | High | Level | Non |
  78. * IRQ 36 | DMC CE or DMC UE | High | Level | Non |
  79. * IRQ 37 | EBC or UART2 | High |Lvl Edg| Non |
  80. * IRQ 38 | MAL TX EOB | High | Level | Non |
  81. * IRQ 39 | MAL RX EOB | High | Level | Non |
  82. * IRQ 40 | PCIX0 MSI Level 1 | High |Lvl Edg| Non |
  83. * IRQ 41 | PCIX0 MSI level 2 | High |Lvl Edg| Non |
  84. * IRQ 42 | PCIX0 MSI level 3 | High |Lvl Edg| Non |
  85. * IRQ 43 | L2 Cache | Risin | Edge | Non |
  86. * IRQ 44 | GPT Compare Timer 0 | Risin | Edge | Non |
  87. * IRQ 45 | GPT Compare Timer 1 | Risin | Edge | Non |
  88. * IRQ 46 | GPT Compare Timer 2 | Risin | Edge | Non |
  89. * IRQ 47 | GPT Compare Timer 3 | Risin | Edge | Non |
  90. * IRQ 48 | GPT Compare Timer 4 | Risin | Edge | Non |
  91. * IRQ 49 | Ext. IRQ 12 - PCI-X |pgm/Fal|pgm/Lvl| Non |
  92. * IRQ 50 | Ext. IRQ 11 - |pgm (H)|pgm/Lvl| Non |
  93. * IRQ 51 | Ext. IRQ 10 - |pgm (H)|pgm/Lvl| Non |
  94. * IRQ 52 | Ext. IRQ 9 |pgm (H)|pgm/Lvl| Non |
  95. * IRQ 53 | Ext. IRQ 8 |pgm (H)|pgm/Lvl| Non |
  96. * IRQ 54 | DMA Error | High | Level | Non |
  97. * IRQ 55 | DMA I2O Error | High | Level | Non |
  98. * IRQ 56 | Serial ROM | High | Level | Non |
  99. * IRQ 57 | PCIX0 Error | High | Edge | Non |
  100. * IRQ 58 | Ext. IRQ 7- |pgm (H)|pgm/Lvl| Non |
  101. * IRQ 59 | Ext. IRQ 6- |pgm (H)|pgm/Lvl| Non |
  102. * IRQ 60 | EMAC0 Interrupt | High | Level | Non |
  103. * IRQ 61 | EMAC0 Wake-up | High | Level | Non |
  104. * IRQ 62 | Reserved | High | Level | Non |
  105. * IRQ 63 | XOR | High | Level | Non |
  106. *-----------------------------------------------------------------------
  107. * IRQ 64 | PE0 AL | High | Level | Non |
  108. * IRQ 65 | PE0 VPD Access | Risin | Edge | Non |
  109. * IRQ 66 | PE0 Hot Reset Request | Risin | Edge | Non |
  110. * IRQ 67 | PE0 Hot Reset Request | Falli | Edge | Non |
  111. * IRQ 68 | PE0 TCR | High | Level | Non |
  112. * IRQ 69 | PE0 BusMaster VCO | Falli | Edge | Non |
  113. * IRQ 70 | PE0 DCR Error | High | Level | Non |
  114. * IRQ 71 | Reserved | N/A | N/A | Non |
  115. * IRQ 72 | PE1 AL | High | Level | Non |
  116. * IRQ 73 | PE1 VPD Access | Risin | Edge | Non |
  117. * IRQ 74 | PE1 Hot Reset Request | Risin | Edge | Non |
  118. * IRQ 75 | PE1 Hot Reset Request | Falli | Edge | Non |
  119. * IRQ 76 | PE1 TCR | High | Level | Non |
  120. * IRQ 77 | PE1 BusMaster VCO | Falli | Edge | Non |
  121. * IRQ 78 | PE1 DCR Error | High | Level | Non |
  122. * IRQ 79 | Reserved | N/A | N/A | Non |
  123. * IRQ 80 | PE2 AL | High | Level | Non |
  124. * IRQ 81 | PE2 VPD Access | Risin | Edge | Non |
  125. * IRQ 82 | PE2 Hot Reset Request | Risin | Edge | Non |
  126. * IRQ 83 | PE2 Hot Reset Request | Falli | Edge | Non |
  127. * IRQ 84 | PE2 TCR | High | Level | Non |
  128. * IRQ 85 | PE2 BusMaster VCO | Falli | Edge | Non |
  129. * IRQ 86 | PE2 DCR Error | High | Level | Non |
  130. * IRQ 87 | Reserved | N/A | N/A | Non |
  131. * IRQ 88 | External IRQ(5) | Progr | Progr | Non |
  132. * IRQ 89 | External IRQ 4 - Ethernet | Progr | Progr | Non |
  133. * IRQ 90 | External IRQ 3 - PCI-X | Progr | Progr | Non |
  134. * IRQ 91 | External IRQ 2 - PCI-X | Progr | Progr | Non |
  135. * IRQ 92 | External IRQ 1 - PCI-X | Progr | Progr | Non |
  136. * IRQ 93 | External IRQ 0 - PCI-X | Progr | Progr | Non |
  137. * IRQ 94 | Reserved | N/A | N/A | Non |
  138. * IRQ 95 | Reserved | N/A | N/A | Non |
  139. *-----------------------------------------------------------------------
  140. * IRQ 96 | PE0 INTA | High | Level | Non |
  141. * IRQ 97 | PE0 INTB | High | Level | Non |
  142. * IRQ 98 | PE0 INTC | High | Level | Non |
  143. * IRQ 99 | PE0 INTD | High | Level | Non |
  144. * IRQ 100 | PE1 INTA | High | Level | Non |
  145. * IRQ 101 | PE1 INTB | High | Level | Non |
  146. * IRQ 102 | PE1 INTC | High | Level | Non |
  147. * IRQ 103 | PE1 INTD | High | Level | Non |
  148. * IRQ 104 | PE2 INTA | High | Level | Non |
  149. * IRQ 105 | PE2 INTB | High | Level | Non |
  150. * IRQ 106 | PE2 INTC | High | Level | Non |
  151. * IRQ 107 | PE2 INTD | Risin | Edge | Non |
  152. * IRQ 108 | PCI Express MSI Level 4 | Risin | Edge | Non |
  153. * IRQ 109 | PCI Express MSI Level 5 | Risin | Edge | Non |
  154. * IRQ 110 | PCI Express MSI Level 6 | Risin | Edge | Non |
  155. * IRQ 111 | PCI Express MSI Level 7 | Risin | Edge | Non |
  156. * IRQ 116 | PCI Express MSI Level 12 | Risin | Edge | Non |
  157. * IRQ 112 | PCI Express MSI Level 8 | Risin | Edge | Non |
  158. * IRQ 113 | PCI Express MSI Level 9 | Risin | Edge | Non |
  159. * IRQ 114 | PCI Express MSI Level 10 | Risin | Edge | Non |
  160. * IRQ 115 | PCI Express MSI Level 11 | Risin | Edge | Non |
  161. * IRQ 117 | PCI Express MSI Level 13 | Risin | Edge | Non |
  162. * IRQ 118 | PCI Express MSI Level 14 | Risin | Edge | Non |
  163. * IRQ 119 | PCI Express MSI Level 15 | Risin | Edge | Non |
  164. * IRQ 120 | PCI Express MSI Level 16 | Risin | Edge | Non |
  165. * IRQ 121 | PCI Express MSI Level 17 | Risin | Edge | Non |
  166. * IRQ 122 | PCI Express MSI Level 18 | Risin | Edge | Non |
  167. * IRQ 123 | PCI Express MSI Level 19 | Risin | Edge | Non |
  168. * IRQ 124 | PCI Express MSI Level 20 | Risin | Edge | Non |
  169. * IRQ 125 | PCI Express MSI Level 21 | Risin | Edge | Non |
  170. * IRQ 126 | PCI Express MSI Level 22 | Risin | Edge | Non |
  171. * IRQ 127 | PCI Express MSI Level 23 | Risin | Edge | Non |
  172. *-----------+-----------------------------------+-------+-------+-------+ */
  173. /*-------------------------------------------------------------------------+
  174. * Put UICs in PowerPC440SPemode.
  175. * Initialise UIC registers. Clear all interrupts. Disable all interrupts.
  176. * Set critical interrupt values. Set interrupt polarities. Set interrupt
  177. * trigger levels. Make bit 0 High priority. Clear all interrupts again.
  178. *------------------------------------------------------------------------*/
  179. mtdcr (uic3sr, 0xffffffff); /* Clear all interrupts */
  180. mtdcr (uic3er, 0x00000000); /* disable all interrupts */
  181. mtdcr (uic3cr, 0x00000000); /* Set Critical / Non Critical interrupts: */
  182. mtdcr (uic3pr, 0xffffffff); /* Set Interrupt Polarities*/
  183. mtdcr (uic3tr, 0x001fffff); /* Set Interrupt Trigger Levels */
  184. mtdcr (uic3vr, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  185. mtdcr (uic3sr, 0x00000000); /* clear all interrupts*/
  186. mtdcr (uic3sr, 0xffffffff); /* clear all interrupts*/
  187. mtdcr (uic2sr, 0xffffffff); /* Clear all interrupts */
  188. mtdcr (uic2er, 0x00000000); /* disable all interrupts*/
  189. mtdcr (uic2cr, 0x00000000); /* Set Critical / Non Critical interrupts*/
  190. mtdcr (uic2pr, 0xebebebff); /* Set Interrupt Polarities*/
  191. mtdcr (uic2tr, 0x74747400); /* Set Interrupt Trigger Levels */
  192. mtdcr (uic2vr, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  193. mtdcr (uic2sr, 0x00000000); /* clear all interrupts */
  194. mtdcr (uic2sr, 0xffffffff); /* clear all interrupts */
  195. mtdcr (uic1sr, 0xffffffff); /* Clear all interrupts*/
  196. mtdcr (uic1er, 0x00000000); /* disable all interrupts*/
  197. mtdcr (uic1cr, 0x00000000); /* Set Critical / Non Critical interrupts*/
  198. mtdcr (uic1pr, 0xffffffff); /* Set Interrupt Polarities */
  199. mtdcr (uic1tr, 0x001f8040); /* Set Interrupt Trigger Levels*/
  200. mtdcr (uic1vr, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  201. mtdcr (uic1sr, 0x00000000); /* clear all interrupts*/
  202. mtdcr (uic1sr, 0xffffffff); /* clear all interrupts*/
  203. mtdcr (uic0sr, 0xffffffff); /* Clear all interrupts */
  204. mtdcr (uic0er, 0x00000000); /* disable all interrupts excepted cascade to be checked */
  205. mtdcr (uic0cr, 0x00104001); /* Set Critical / Non Critical interrupts*/
  206. mtdcr (uic0pr, 0xffffffff); /* Set Interrupt Polarities*/
  207. mtdcr (uic0tr, 0x010f0004); /* Set Interrupt Trigger Levels */
  208. mtdcr (uic0vr, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  209. mtdcr (uic0sr, 0x00000000); /* clear all interrupts*/
  210. mtdcr (uic0sr, 0xffffffff); /* clear all interrupts*/
  211. /* SDR0_MFR should be part of Ethernet init */
  212. mfsdr (sdr_mfr, mfr);
  213. mfr &= ~SDR0_MFR_ECS_MASK;
  214. /* mtsdr(sdr_mfr, mfr); */
  215. mtsdr(SDR0_PFC0, CFG_PFC0);
  216. out32(GPIO0_OR, CFG_GPIO_OR);
  217. out32(GPIO0_ODR, CFG_GPIO_ODR);
  218. out32(GPIO0_TCR, CFG_GPIO_TCR);
  219. return 0;
  220. }
  221. int checkboard (void)
  222. {
  223. char *s = getenv("serial#");
  224. printf("Board: Katmai - AMCC 440SPe Evaluation Board");
  225. if (s != NULL) {
  226. puts(", serial# ");
  227. puts(s);
  228. }
  229. putc('\n');
  230. return 0;
  231. }
  232. #if defined(CFG_DRAM_TEST)
  233. int testdram (void)
  234. {
  235. uint *pstart = (uint *) 0x00000000;
  236. uint *pend = (uint *) 0x08000000;
  237. uint *p;
  238. for (p = pstart; p < pend; p++)
  239. *p = 0xaaaaaaaa;
  240. for (p = pstart; p < pend; p++) {
  241. if (*p != 0xaaaaaaaa) {
  242. printf ("SDRAM test fails at: %08x\n", (uint) p);
  243. return 1;
  244. }
  245. }
  246. for (p = pstart; p < pend; p++)
  247. *p = 0x55555555;
  248. for (p = pstart; p < pend; p++) {
  249. if (*p != 0x55555555) {
  250. printf ("SDRAM test fails at: %08x\n", (uint) p);
  251. return 1;
  252. }
  253. }
  254. return 0;
  255. }
  256. #endif
  257. /*************************************************************************
  258. * pci_pre_init
  259. *
  260. * This routine is called just prior to registering the hose and gives
  261. * the board the opportunity to check things. Returning a value of zero
  262. * indicates that things are bad & PCI initialization should be aborted.
  263. *
  264. * Different boards may wish to customize the pci controller structure
  265. * (add regions, override default access routines, etc) or perform
  266. * certain pre-initialization actions.
  267. *
  268. ************************************************************************/
  269. #if defined(CONFIG_PCI)
  270. int pci_pre_init(struct pci_controller * hose )
  271. {
  272. unsigned long strap;
  273. /*-------------------------------------------------------------------+
  274. * The katmai board is always configured as the host & requires the
  275. * PCI arbiter to be enabled.
  276. *-------------------------------------------------------------------*/
  277. mfsdr(sdr_sdstp1, strap);
  278. if( (strap & SDR0_SDSTP1_PAE_MASK) == 0 ) {
  279. printf("PCI: SDR0_STRP1[%08lX] - PCI Arbiter disabled.\n",strap);
  280. return 0;
  281. }
  282. return 1;
  283. }
  284. #endif /* defined(CONFIG_PCI) */
  285. /*************************************************************************
  286. * pci_target_init
  287. *
  288. * The bootstrap configuration provides default settings for the pci
  289. * inbound map (PIM). But the bootstrap config choices are limited and
  290. * may not be sufficient for a given board.
  291. *
  292. ************************************************************************/
  293. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  294. void pci_target_init(struct pci_controller * hose )
  295. {
  296. /*-------------------------------------------------------------------+
  297. * Disable everything
  298. *-------------------------------------------------------------------*/
  299. out32r( PCIX0_PIM0SA, 0 ); /* disable */
  300. out32r( PCIX0_PIM1SA, 0 ); /* disable */
  301. out32r( PCIX0_PIM2SA, 0 ); /* disable */
  302. out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
  303. /*-------------------------------------------------------------------+
  304. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440
  305. * strapping options to not support sizes such as 128/256 MB.
  306. *-------------------------------------------------------------------*/
  307. out32r( PCIX0_PIM0LAL, CFG_SDRAM_BASE );
  308. out32r( PCIX0_PIM0LAH, 0 );
  309. out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
  310. out32r( PCIX0_BAR0, 0 );
  311. /*-------------------------------------------------------------------+
  312. * Program the board's subsystem id/vendor id
  313. *-------------------------------------------------------------------*/
  314. out16r( PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID );
  315. out16r( PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID );
  316. out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY );
  317. }
  318. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  319. #if defined(CONFIG_PCI)
  320. /*************************************************************************
  321. * is_pci_host
  322. *
  323. * This routine is called to determine if a pci scan should be
  324. * performed. With various hardware environments (especially cPCI and
  325. * PPMC) it's insufficient to depend on the state of the arbiter enable
  326. * bit in the strap register, or generic host/adapter assumptions.
  327. *
  328. * Rather than hard-code a bad assumption in the general 440 code, the
  329. * 440 pci code requires the board to decide at runtime.
  330. *
  331. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  332. *
  333. *
  334. ************************************************************************/
  335. int is_pci_host(struct pci_controller *hose)
  336. {
  337. /* The katmai board is always configured as host. */
  338. return 1;
  339. }
  340. int katmai_pcie_card_present(int port)
  341. {
  342. u32 val;
  343. val = in32(GPIO0_IR);
  344. switch (port) {
  345. case 0:
  346. return !(val & GPIO_VAL(CFG_GPIO_PCIE_PRESENT0));
  347. case 1:
  348. return !(val & GPIO_VAL(CFG_GPIO_PCIE_PRESENT1));
  349. case 2:
  350. return !(val & GPIO_VAL(CFG_GPIO_PCIE_PRESENT2));
  351. default:
  352. return 0;
  353. }
  354. }
  355. static struct pci_controller pcie_hose[3] = {{0},{0},{0}};
  356. void pcie_setup_hoses(int busno)
  357. {
  358. struct pci_controller *hose;
  359. int i, bus;
  360. int ret = 0;
  361. char *env;
  362. unsigned int delay;
  363. /*
  364. * assume we're called after the PCIX hose is initialized, which takes
  365. * bus ID 0 and therefore start numbering PCIe's from 1.
  366. */
  367. bus = busno;
  368. for (i = 0; i <= 2; i++) {
  369. /* Check for katmai card presence */
  370. if (!katmai_pcie_card_present(i))
  371. continue;
  372. if (is_end_point(i))
  373. ret = ppc4xx_init_pcie_endport(i);
  374. else
  375. ret = ppc4xx_init_pcie_rootport(i);
  376. if (ret) {
  377. printf("PCIE%d: initialization as %s failed\n", i,
  378. is_end_point(i) ? "endpoint" : "root-complex");
  379. continue;
  380. }
  381. hose = &pcie_hose[i];
  382. hose->first_busno = bus;
  383. hose->last_busno = bus;
  384. hose->current_busno = bus;
  385. /* setup mem resource */
  386. pci_set_region(hose->regions + 0,
  387. CFG_PCIE_MEMBASE + i * CFG_PCIE_MEMSIZE,
  388. CFG_PCIE_MEMBASE + i * CFG_PCIE_MEMSIZE,
  389. CFG_PCIE_MEMSIZE,
  390. PCI_REGION_MEM);
  391. hose->region_count = 1;
  392. pci_register_hose(hose);
  393. if (is_end_point(i)) {
  394. ppc4xx_setup_pcie_endpoint(hose, i);
  395. /*
  396. * Reson for no scanning is endpoint can not generate
  397. * upstream configuration accesses.
  398. */
  399. } else {
  400. ppc4xx_setup_pcie_rootpoint(hose, i);
  401. env = getenv ("pciscandelay");
  402. if (env != NULL) {
  403. delay = simple_strtoul(env, NULL, 10);
  404. if (delay > 5)
  405. printf("Warning, expect noticable delay before "
  406. "PCIe scan due to 'pciscandelay' value!\n");
  407. mdelay(delay * 1000);
  408. }
  409. /*
  410. * Config access can only go down stream
  411. */
  412. hose->last_busno = pci_hose_scan(hose);
  413. bus = hose->last_busno + 1;
  414. }
  415. }
  416. }
  417. #endif /* defined(CONFIG_PCI) */
  418. int misc_init_f (void)
  419. {
  420. uint reg;
  421. #if defined(CONFIG_STRESS)
  422. uint i ;
  423. uint disp;
  424. #endif
  425. /* minimal init for PCIe */
  426. #if 0 /* test-only: test endpoint at some time, for now rootpoint only */
  427. /* pci express 0 Endpoint Mode */
  428. mfsdr(SDR0_PE0DLPSET, reg);
  429. reg &= (~0x00400000);
  430. mtsdr(SDR0_PE0DLPSET, reg);
  431. #else
  432. /* pci express 0 Rootpoint Mode */
  433. mfsdr(SDR0_PE0DLPSET, reg);
  434. reg |= 0x00400000;
  435. mtsdr(SDR0_PE0DLPSET, reg);
  436. #endif
  437. /* pci express 1 Rootpoint Mode */
  438. mfsdr(SDR0_PE1DLPSET, reg);
  439. reg |= 0x00400000;
  440. mtsdr(SDR0_PE1DLPSET, reg);
  441. /* pci express 2 Rootpoint Mode */
  442. mfsdr(SDR0_PE2DLPSET, reg);
  443. reg |= 0x00400000;
  444. mtsdr(SDR0_PE2DLPSET, reg);
  445. #if defined(CONFIG_STRESS)
  446. /*
  447. * All this setting done by linux only needed by stress an charac. test
  448. * procedure
  449. * PCIe 1 Rootpoint PCIe2 Endpoint
  450. * PCIe 0 FIR Pre-emphasis Filter Coefficients & Transmit Driver Power Level
  451. */
  452. for (i=0,disp=0; i<8; i++,disp+=3) {
  453. mfsdr(SDR0_PE0HSSSET1L0+disp, reg);
  454. reg |= 0x33000000;
  455. mtsdr(SDR0_PE0HSSSET1L0+disp, reg);
  456. }
  457. /*PCIe 1 FIR Pre-emphasis Filter Coefficients & Transmit Driver Power Level */
  458. for (i=0,disp=0; i<4; i++,disp+=3) {
  459. mfsdr(SDR0_PE1HSSSET1L0+disp, reg);
  460. reg |= 0x33000000;
  461. mtsdr(SDR0_PE1HSSSET1L0+disp, reg);
  462. }
  463. /*PCIE 2 FIR Pre-emphasis Filter Coefficients & Transmit Driver Power Level */
  464. for (i=0,disp=0; i<4; i++,disp+=3) {
  465. mfsdr(SDR0_PE2HSSSET1L0+disp, reg);
  466. reg |= 0x33000000;
  467. mtsdr(SDR0_PE2HSSSET1L0+disp, reg);
  468. }
  469. reg = 0x21242222;
  470. mtsdr(SDR0_PE2UTLSET1, reg);
  471. reg = 0x11000000;
  472. mtsdr(SDR0_PE2UTLSET2, reg);
  473. /* pci express 1 Endpoint Mode */
  474. reg = 0x00004000;
  475. mtsdr(SDR0_PE2DLPSET, reg);
  476. mtsdr(SDR0_UART1, 0x2080005a); /* patch for TG */
  477. #endif
  478. return 0;
  479. }
  480. #ifdef CONFIG_POST
  481. /*
  482. * Returns 1 if keys pressed to start the power-on long-running tests
  483. * Called from board_init_f().
  484. */
  485. int post_hotkeys_pressed(void)
  486. {
  487. return (ctrlc());
  488. }
  489. #endif