board.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. *
  3. * Common board functions for OMAP3 based boards.
  4. *
  5. * (C) Copyright 2004-2008
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author :
  9. * Sunil Kumar <sunilsaini05@gmail.com>
  10. * Shashi Ranjan <shashiranjanmca05@gmail.com>
  11. *
  12. * Derived from Beagle Board and 3430 SDP code by
  13. * Richard Woodruff <r-woodruff2@ti.com>
  14. * Syed Mohammed Khasim <khasim@ti.com>
  15. *
  16. *
  17. * See file CREDITS for list of people who contributed to this
  18. * project.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License as
  22. * published by the Free Software Foundation; either version 2 of
  23. * the License, or (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, write to the Free Software
  32. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  33. * MA 02111-1307 USA
  34. */
  35. #include <common.h>
  36. #include <spl.h>
  37. #include <asm/io.h>
  38. #include <asm/arch/sys_proto.h>
  39. #include <asm/arch/mem.h>
  40. #include <asm/cache.h>
  41. #include <asm/armv7.h>
  42. #include <asm/arch/gpio.h>
  43. #include <asm/omap_common.h>
  44. #include <asm/arch/mmc_host_def.h>
  45. #include <i2c.h>
  46. #include <linux/compiler.h>
  47. DECLARE_GLOBAL_DATA_PTR;
  48. /* Declarations */
  49. extern omap3_sysinfo sysinfo;
  50. static void omap3_setup_aux_cr(void);
  51. static void omap3_invalidate_l2_cache_secure(void);
  52. static const struct gpio_bank gpio_bank_34xx[6] = {
  53. { (void *)OMAP34XX_GPIO1_BASE, METHOD_GPIO_24XX },
  54. { (void *)OMAP34XX_GPIO2_BASE, METHOD_GPIO_24XX },
  55. { (void *)OMAP34XX_GPIO3_BASE, METHOD_GPIO_24XX },
  56. { (void *)OMAP34XX_GPIO4_BASE, METHOD_GPIO_24XX },
  57. { (void *)OMAP34XX_GPIO5_BASE, METHOD_GPIO_24XX },
  58. { (void *)OMAP34XX_GPIO6_BASE, METHOD_GPIO_24XX },
  59. };
  60. const struct gpio_bank *const omap_gpio_bank = gpio_bank_34xx;
  61. #ifdef CONFIG_SPL_BUILD
  62. /*
  63. * We use static variables because global data is not ready yet.
  64. * Initialized data is available in SPL right from the beginning.
  65. * We would not typically need to save these parameters in regular
  66. * U-Boot. This is needed only in SPL at the moment.
  67. */
  68. u32 omap3_boot_device = BOOT_DEVICE_NAND;
  69. /* auto boot mode detection is not possible for OMAP3 - hard code */
  70. u32 spl_boot_mode(void)
  71. {
  72. switch (spl_boot_device()) {
  73. case BOOT_DEVICE_MMC2:
  74. return MMCSD_MODE_RAW;
  75. case BOOT_DEVICE_MMC1:
  76. return MMCSD_MODE_FAT;
  77. break;
  78. default:
  79. puts("spl: ERROR: unknown device - can't select boot mode\n");
  80. hang();
  81. }
  82. }
  83. u32 spl_boot_device(void)
  84. {
  85. return omap3_boot_device;
  86. }
  87. int board_mmc_init(bd_t *bis)
  88. {
  89. switch (spl_boot_device()) {
  90. case BOOT_DEVICE_MMC1:
  91. omap_mmc_init(0, 0, 0);
  92. break;
  93. case BOOT_DEVICE_MMC2:
  94. case BOOT_DEVICE_MMC2_2:
  95. omap_mmc_init(1, 0, 0);
  96. break;
  97. }
  98. return 0;
  99. }
  100. void spl_board_init(void)
  101. {
  102. #ifdef CONFIG_SPL_NAND_SUPPORT
  103. gpmc_init();
  104. #endif
  105. #ifdef CONFIG_SPL_I2C_SUPPORT
  106. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  107. #endif
  108. }
  109. #endif /* CONFIG_SPL_BUILD */
  110. /******************************************************************************
  111. * Routine: secure_unlock
  112. * Description: Setup security registers for access
  113. * (GP Device only)
  114. *****************************************************************************/
  115. void secure_unlock_mem(void)
  116. {
  117. struct pm *pm_rt_ape_base = (struct pm *)PM_RT_APE_BASE_ADDR_ARM;
  118. struct pm *pm_gpmc_base = (struct pm *)PM_GPMC_BASE_ADDR_ARM;
  119. struct pm *pm_ocm_ram_base = (struct pm *)PM_OCM_RAM_BASE_ADDR_ARM;
  120. struct pm *pm_iva2_base = (struct pm *)PM_IVA2_BASE_ADDR_ARM;
  121. struct sms *sms_base = (struct sms *)OMAP34XX_SMS_BASE;
  122. /* Protection Module Register Target APE (PM_RT) */
  123. writel(UNLOCK_1, &pm_rt_ape_base->req_info_permission_1);
  124. writel(UNLOCK_1, &pm_rt_ape_base->read_permission_0);
  125. writel(UNLOCK_1, &pm_rt_ape_base->wirte_permission_0);
  126. writel(UNLOCK_2, &pm_rt_ape_base->addr_match_1);
  127. writel(UNLOCK_3, &pm_gpmc_base->req_info_permission_0);
  128. writel(UNLOCK_3, &pm_gpmc_base->read_permission_0);
  129. writel(UNLOCK_3, &pm_gpmc_base->wirte_permission_0);
  130. writel(UNLOCK_3, &pm_ocm_ram_base->req_info_permission_0);
  131. writel(UNLOCK_3, &pm_ocm_ram_base->read_permission_0);
  132. writel(UNLOCK_3, &pm_ocm_ram_base->wirte_permission_0);
  133. writel(UNLOCK_2, &pm_ocm_ram_base->addr_match_2);
  134. /* IVA Changes */
  135. writel(UNLOCK_3, &pm_iva2_base->req_info_permission_0);
  136. writel(UNLOCK_3, &pm_iva2_base->read_permission_0);
  137. writel(UNLOCK_3, &pm_iva2_base->wirte_permission_0);
  138. /* SDRC region 0 public */
  139. writel(UNLOCK_1, &sms_base->rg_att0);
  140. }
  141. /******************************************************************************
  142. * Routine: secureworld_exit()
  143. * Description: If chip is EMU and boot type is external
  144. * configure secure registers and exit secure world
  145. * general use.
  146. *****************************************************************************/
  147. void secureworld_exit()
  148. {
  149. unsigned long i;
  150. /* configure non-secure access control register */
  151. __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 2":"=r"(i));
  152. /* enabling co-processor CP10 and CP11 accesses in NS world */
  153. __asm__ __volatile__("orr %0, %0, #0xC00":"=r"(i));
  154. /*
  155. * allow allocation of locked TLBs and L2 lines in NS world
  156. * allow use of PLE registers in NS world also
  157. */
  158. __asm__ __volatile__("orr %0, %0, #0x70000":"=r"(i));
  159. __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 2":"=r"(i));
  160. /* Enable ASA in ACR register */
  161. __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
  162. __asm__ __volatile__("orr %0, %0, #0x10":"=r"(i));
  163. __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
  164. /* Exiting secure world */
  165. __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 0":"=r"(i));
  166. __asm__ __volatile__("orr %0, %0, #0x31":"=r"(i));
  167. __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 0":"=r"(i));
  168. }
  169. /******************************************************************************
  170. * Routine: try_unlock_sram()
  171. * Description: If chip is GP/EMU(special) type, unlock the SRAM for
  172. * general use.
  173. *****************************************************************************/
  174. void try_unlock_memory()
  175. {
  176. int mode;
  177. int in_sdram = is_running_in_sdram();
  178. /*
  179. * if GP device unlock device SRAM for general use
  180. * secure code breaks for Secure/Emulation device - HS/E/T
  181. */
  182. mode = get_device_type();
  183. if (mode == GP_DEVICE)
  184. secure_unlock_mem();
  185. /*
  186. * If device is EMU and boot is XIP external booting
  187. * Unlock firewalls and disable L2 and put chip
  188. * out of secure world
  189. *
  190. * Assuming memories are unlocked by the demon who put us in SDRAM
  191. */
  192. if ((mode <= EMU_DEVICE) && (get_boot_type() == 0x1F)
  193. && (!in_sdram)) {
  194. secure_unlock_mem();
  195. secureworld_exit();
  196. }
  197. return;
  198. }
  199. /******************************************************************************
  200. * Routine: s_init
  201. * Description: Does early system init of muxing and clocks.
  202. * - Called path is with SRAM stack.
  203. *****************************************************************************/
  204. void s_init(void)
  205. {
  206. int in_sdram = is_running_in_sdram();
  207. watchdog_init();
  208. try_unlock_memory();
  209. /* Errata workarounds */
  210. omap3_setup_aux_cr();
  211. #ifndef CONFIG_SYS_L2CACHE_OFF
  212. /* Invalidate L2-cache from secure mode */
  213. omap3_invalidate_l2_cache_secure();
  214. #endif
  215. set_muxconf_regs();
  216. sdelay(100);
  217. prcm_init();
  218. per_clocks_enable();
  219. #ifdef CONFIG_USB_EHCI_OMAP
  220. ehci_clocks_enable();
  221. #endif
  222. #ifdef CONFIG_SPL_BUILD
  223. gd = &gdata;
  224. preloader_console_init();
  225. timer_init();
  226. #endif
  227. if (!in_sdram)
  228. mem_init();
  229. }
  230. /*
  231. * Routine: misc_init_r
  232. * Description: A basic misc_init_r that just displays the die ID
  233. */
  234. int __weak misc_init_r(void)
  235. {
  236. dieid_num_r();
  237. return 0;
  238. }
  239. /******************************************************************************
  240. * Routine: wait_for_command_complete
  241. * Description: Wait for posting to finish on watchdog
  242. *****************************************************************************/
  243. void wait_for_command_complete(struct watchdog *wd_base)
  244. {
  245. int pending = 1;
  246. do {
  247. pending = readl(&wd_base->wwps);
  248. } while (pending);
  249. }
  250. /******************************************************************************
  251. * Routine: watchdog_init
  252. * Description: Shut down watch dogs
  253. *****************************************************************************/
  254. void watchdog_init(void)
  255. {
  256. struct watchdog *wd2_base = (struct watchdog *)WD2_BASE;
  257. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  258. /*
  259. * There are 3 watch dogs WD1=Secure, WD2=MPU, WD3=IVA. WD1 is
  260. * either taken care of by ROM (HS/EMU) or not accessible (GP).
  261. * We need to take care of WD2-MPU or take a PRCM reset. WD3
  262. * should not be running and does not generate a PRCM reset.
  263. */
  264. sr32(&prcm_base->fclken_wkup, 5, 1, 1);
  265. sr32(&prcm_base->iclken_wkup, 5, 1, 1);
  266. wait_on_value(ST_WDT2, 0x20, &prcm_base->idlest_wkup, 5);
  267. writel(WD_UNLOCK1, &wd2_base->wspr);
  268. wait_for_command_complete(wd2_base);
  269. writel(WD_UNLOCK2, &wd2_base->wspr);
  270. }
  271. /******************************************************************************
  272. * Dummy function to handle errors for EABI incompatibility
  273. *****************************************************************************/
  274. void abort(void)
  275. {
  276. }
  277. #if defined(CONFIG_NAND_OMAP_GPMC) & !defined(CONFIG_SPL_BUILD)
  278. /******************************************************************************
  279. * OMAP3 specific command to switch between NAND HW and SW ecc
  280. *****************************************************************************/
  281. static int do_switch_ecc(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  282. {
  283. if (argc != 2)
  284. goto usage;
  285. if (strncmp(argv[1], "hw", 2) == 0)
  286. omap_nand_switch_ecc(1);
  287. else if (strncmp(argv[1], "sw", 2) == 0)
  288. omap_nand_switch_ecc(0);
  289. else
  290. goto usage;
  291. return 0;
  292. usage:
  293. printf ("Usage: nandecc %s\n", cmdtp->usage);
  294. return 1;
  295. }
  296. U_BOOT_CMD(
  297. nandecc, 2, 1, do_switch_ecc,
  298. "switch OMAP3 NAND ECC calculation algorithm",
  299. "[hw/sw] - Switch between NAND hardware (hw) or software (sw) ecc algorithm"
  300. );
  301. #endif /* CONFIG_NAND_OMAP_GPMC & !CONFIG_SPL_BUILD */
  302. #ifdef CONFIG_DISPLAY_BOARDINFO
  303. /**
  304. * Print board information
  305. */
  306. int checkboard (void)
  307. {
  308. char *mem_s ;
  309. if (is_mem_sdr())
  310. mem_s = "mSDR";
  311. else
  312. mem_s = "LPDDR";
  313. printf("%s + %s/%s\n", sysinfo.board_string, mem_s,
  314. sysinfo.nand_string);
  315. return 0;
  316. }
  317. #endif /* CONFIG_DISPLAY_BOARDINFO */
  318. static void omap3_emu_romcode_call(u32 service_id, u32 *parameters)
  319. {
  320. u32 i, num_params = *parameters;
  321. u32 *sram_scratch_space = (u32 *)OMAP3_PUBLIC_SRAM_SCRATCH_AREA;
  322. /*
  323. * copy the parameters to an un-cached area to avoid coherency
  324. * issues
  325. */
  326. for (i = 0; i < num_params; i++) {
  327. __raw_writel(*parameters, sram_scratch_space);
  328. parameters++;
  329. sram_scratch_space++;
  330. }
  331. /* Now make the PPA call */
  332. do_omap3_emu_romcode_call(service_id, OMAP3_PUBLIC_SRAM_SCRATCH_AREA);
  333. }
  334. static void omap3_update_aux_cr_secure(u32 set_bits, u32 clear_bits)
  335. {
  336. u32 acr;
  337. /* Read ACR */
  338. asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
  339. acr &= ~clear_bits;
  340. acr |= set_bits;
  341. if (get_device_type() == GP_DEVICE) {
  342. omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_WRITE_ACR,
  343. acr);
  344. } else {
  345. struct emu_hal_params emu_romcode_params;
  346. emu_romcode_params.num_params = 1;
  347. emu_romcode_params.param1 = acr;
  348. omap3_emu_romcode_call(OMAP3_EMU_HAL_API_WRITE_ACR,
  349. (u32 *)&emu_romcode_params);
  350. }
  351. }
  352. static void omap3_update_aux_cr(u32 set_bits, u32 clear_bits)
  353. {
  354. u32 acr;
  355. /* Read ACR */
  356. asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
  357. acr &= ~clear_bits;
  358. acr |= set_bits;
  359. /* Write ACR - affects non-secure banked bits */
  360. asm volatile ("mcr p15, 0, %0, c1, c0, 1" : : "r" (acr));
  361. }
  362. static void omap3_setup_aux_cr(void)
  363. {
  364. /* Workaround for Cortex-A8 errata: #454179 #430973
  365. * Set "IBE" bit
  366. * Set "Disable Branch Size Mispredicts" bit
  367. * Workaround for erratum #621766
  368. * Enable L1NEON bit
  369. * ACR |= (IBE | DBSM | L1NEON) => ACR |= 0xE0
  370. */
  371. omap3_update_aux_cr_secure(0xE0, 0);
  372. }
  373. #ifndef CONFIG_SYS_L2CACHE_OFF
  374. /* Invalidate the entire L2 cache from secure mode */
  375. static void omap3_invalidate_l2_cache_secure(void)
  376. {
  377. if (get_device_type() == GP_DEVICE) {
  378. omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_L2_INVAL,
  379. 0);
  380. } else {
  381. struct emu_hal_params emu_romcode_params;
  382. emu_romcode_params.num_params = 1;
  383. emu_romcode_params.param1 = 0;
  384. omap3_emu_romcode_call(OMAP3_EMU_HAL_API_L2_INVAL,
  385. (u32 *)&emu_romcode_params);
  386. }
  387. }
  388. void v7_outer_cache_enable(void)
  389. {
  390. /* Set L2EN */
  391. omap3_update_aux_cr_secure(0x2, 0);
  392. /*
  393. * On some revisions L2EN bit is banked on some revisions it's not
  394. * No harm in setting both banked bits(in fact this is required
  395. * by an erratum)
  396. */
  397. omap3_update_aux_cr(0x2, 0);
  398. }
  399. void omap3_outer_cache_disable(void)
  400. {
  401. /* Clear L2EN */
  402. omap3_update_aux_cr_secure(0, 0x2);
  403. /*
  404. * On some revisions L2EN bit is banked on some revisions it's not
  405. * No harm in clearing both banked bits(in fact this is required
  406. * by an erratum)
  407. */
  408. omap3_update_aux_cr(0, 0x2);
  409. }
  410. #endif
  411. #ifndef CONFIG_SYS_DCACHE_OFF
  412. void enable_caches(void)
  413. {
  414. /* Enable D-cache. I-cache is already enabled in start.S */
  415. dcache_enable();
  416. }
  417. #endif