clock.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404
  1. /*
  2. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/errno.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/crm_regs.h>
  27. #include <asm/arch/clock.h>
  28. #include <asm/arch/sys_proto.h>
  29. enum pll_clocks {
  30. PLL_SYS, /* System PLL */
  31. PLL_BUS, /* System Bus PLL*/
  32. PLL_USBOTG, /* OTG USB PLL */
  33. PLL_ENET, /* ENET PLL */
  34. };
  35. struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  36. void enable_usboh3_clk(unsigned char enable)
  37. {
  38. u32 reg;
  39. reg = __raw_readl(&imx_ccm->CCGR6);
  40. if (enable)
  41. reg |= MXC_CCM_CCGR_CG_MASK << MXC_CCM_CCGR0_CG0_OFFSET;
  42. else
  43. reg &= ~(MXC_CCM_CCGR_CG_MASK << MXC_CCM_CCGR0_CG0_OFFSET);
  44. __raw_writel(reg, &imx_ccm->CCGR6);
  45. }
  46. static u32 decode_pll(enum pll_clocks pll, u32 infreq)
  47. {
  48. u32 div;
  49. switch (pll) {
  50. case PLL_SYS:
  51. div = __raw_readl(&imx_ccm->analog_pll_sys);
  52. div &= BM_ANADIG_PLL_SYS_DIV_SELECT;
  53. return infreq * (div >> 1);
  54. case PLL_BUS:
  55. div = __raw_readl(&imx_ccm->analog_pll_528);
  56. div &= BM_ANADIG_PLL_528_DIV_SELECT;
  57. return infreq * (20 + (div << 1));
  58. case PLL_USBOTG:
  59. div = __raw_readl(&imx_ccm->analog_usb1_pll_480_ctrl);
  60. div &= BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT;
  61. return infreq * (20 + (div << 1));
  62. case PLL_ENET:
  63. div = __raw_readl(&imx_ccm->analog_pll_enet);
  64. div &= BM_ANADIG_PLL_ENET_DIV_SELECT;
  65. return (div == 3 ? 125000000 : 25000000 * (div << 1));
  66. default:
  67. return 0;
  68. }
  69. /* NOTREACHED */
  70. }
  71. static u32 get_mcu_main_clk(void)
  72. {
  73. u32 reg, freq;
  74. reg = __raw_readl(&imx_ccm->cacrr);
  75. reg &= MXC_CCM_CACRR_ARM_PODF_MASK;
  76. reg >>= MXC_CCM_CACRR_ARM_PODF_OFFSET;
  77. freq = decode_pll(PLL_SYS, CONFIG_SYS_MX6_HCLK);
  78. return freq / (reg + 1);
  79. }
  80. u32 get_periph_clk(void)
  81. {
  82. u32 reg, freq = 0;
  83. reg = __raw_readl(&imx_ccm->cbcdr);
  84. if (reg & MXC_CCM_CBCDR_PERIPH_CLK_SEL) {
  85. reg = __raw_readl(&imx_ccm->cbcmr);
  86. reg &= MXC_CCM_CBCMR_PERIPH_CLK2_SEL_MASK;
  87. reg >>= MXC_CCM_CBCMR_PERIPH_CLK2_SEL_OFFSET;
  88. switch (reg) {
  89. case 0:
  90. freq = decode_pll(PLL_USBOTG, CONFIG_SYS_MX6_HCLK);
  91. break;
  92. case 1:
  93. case 2:
  94. freq = CONFIG_SYS_MX6_HCLK;
  95. break;
  96. default:
  97. break;
  98. }
  99. } else {
  100. reg = __raw_readl(&imx_ccm->cbcmr);
  101. reg &= MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK;
  102. reg >>= MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET;
  103. switch (reg) {
  104. case 0:
  105. freq = decode_pll(PLL_BUS, CONFIG_SYS_MX6_HCLK);
  106. break;
  107. case 1:
  108. freq = PLL2_PFD2_FREQ;
  109. break;
  110. case 2:
  111. freq = PLL2_PFD0_FREQ;
  112. break;
  113. case 3:
  114. freq = PLL2_PFD2_DIV_FREQ;
  115. break;
  116. default:
  117. break;
  118. }
  119. }
  120. return freq;
  121. }
  122. static u32 get_ipg_clk(void)
  123. {
  124. u32 reg, ipg_podf;
  125. reg = __raw_readl(&imx_ccm->cbcdr);
  126. reg &= MXC_CCM_CBCDR_IPG_PODF_MASK;
  127. ipg_podf = reg >> MXC_CCM_CBCDR_IPG_PODF_OFFSET;
  128. return get_ahb_clk() / (ipg_podf + 1);
  129. }
  130. static u32 get_ipg_per_clk(void)
  131. {
  132. u32 reg, perclk_podf;
  133. reg = __raw_readl(&imx_ccm->cscmr1);
  134. perclk_podf = reg & MXC_CCM_CSCMR1_PERCLK_PODF_MASK;
  135. return get_ipg_clk() / (perclk_podf + 1);
  136. }
  137. static u32 get_uart_clk(void)
  138. {
  139. u32 reg, uart_podf;
  140. reg = __raw_readl(&imx_ccm->cscdr1);
  141. reg &= MXC_CCM_CSCDR1_UART_CLK_PODF_MASK;
  142. uart_podf = reg >> MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET;
  143. return PLL3_80M / (uart_podf + 1);
  144. }
  145. static u32 get_cspi_clk(void)
  146. {
  147. u32 reg, cspi_podf;
  148. reg = __raw_readl(&imx_ccm->cscdr2);
  149. reg &= MXC_CCM_CSCDR2_ECSPI_CLK_PODF_MASK;
  150. cspi_podf = reg >> MXC_CCM_CSCDR2_ECSPI_CLK_PODF_OFFSET;
  151. return PLL3_60M / (cspi_podf + 1);
  152. }
  153. static u32 get_axi_clk(void)
  154. {
  155. u32 root_freq, axi_podf;
  156. u32 cbcdr = __raw_readl(&imx_ccm->cbcdr);
  157. axi_podf = cbcdr & MXC_CCM_CBCDR_AXI_PODF_MASK;
  158. axi_podf >>= MXC_CCM_CBCDR_AXI_PODF_OFFSET;
  159. if (cbcdr & MXC_CCM_CBCDR_AXI_SEL) {
  160. if (cbcdr & MXC_CCM_CBCDR_AXI_ALT_SEL)
  161. root_freq = PLL2_PFD2_FREQ;
  162. else
  163. root_freq = PLL3_PFD1_FREQ;
  164. } else
  165. root_freq = get_periph_clk();
  166. return root_freq / (axi_podf + 1);
  167. }
  168. static u32 get_emi_slow_clk(void)
  169. {
  170. u32 emi_clk_sel, emi_slow_pof, cscmr1, root_freq = 0;
  171. cscmr1 = __raw_readl(&imx_ccm->cscmr1);
  172. emi_clk_sel = cscmr1 & MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK;
  173. emi_clk_sel >>= MXC_CCM_CSCMR1_ACLK_EMI_SLOW_OFFSET;
  174. emi_slow_pof = cscmr1 & MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK;
  175. emi_slow_pof >>= MXC_CCM_CSCMR1_ACLK_EMI_PODF_OFFSET;
  176. switch (emi_clk_sel) {
  177. case 0:
  178. root_freq = get_axi_clk();
  179. break;
  180. case 1:
  181. root_freq = decode_pll(PLL_USBOTG, CONFIG_SYS_MX6_HCLK);
  182. break;
  183. case 2:
  184. root_freq = PLL2_PFD2_FREQ;
  185. break;
  186. case 3:
  187. root_freq = PLL2_PFD0_FREQ;
  188. break;
  189. }
  190. return root_freq / (emi_slow_pof + 1);
  191. }
  192. static u32 get_mmdc_ch0_clk(void)
  193. {
  194. u32 cbcdr = __raw_readl(&imx_ccm->cbcdr);
  195. u32 mmdc_ch0_podf = (cbcdr & MXC_CCM_CBCDR_MMDC_CH0_PODF_MASK) >>
  196. MXC_CCM_CBCDR_MMDC_CH0_PODF_OFFSET;
  197. return get_periph_clk() / (mmdc_ch0_podf + 1);
  198. }
  199. static u32 get_usdhc_clk(u32 port)
  200. {
  201. u32 root_freq = 0, usdhc_podf = 0, clk_sel = 0;
  202. u32 cscmr1 = __raw_readl(&imx_ccm->cscmr1);
  203. u32 cscdr1 = __raw_readl(&imx_ccm->cscdr1);
  204. switch (port) {
  205. case 0:
  206. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC1_PODF_MASK) >>
  207. MXC_CCM_CSCDR1_USDHC1_PODF_OFFSET;
  208. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC1_CLK_SEL;
  209. break;
  210. case 1:
  211. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC2_PODF_MASK) >>
  212. MXC_CCM_CSCDR1_USDHC2_PODF_OFFSET;
  213. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC2_CLK_SEL;
  214. break;
  215. case 2:
  216. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC3_PODF_MASK) >>
  217. MXC_CCM_CSCDR1_USDHC3_PODF_OFFSET;
  218. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC3_CLK_SEL;
  219. break;
  220. case 3:
  221. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC4_PODF_MASK) >>
  222. MXC_CCM_CSCDR1_USDHC4_PODF_OFFSET;
  223. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC4_CLK_SEL;
  224. break;
  225. default:
  226. break;
  227. }
  228. if (clk_sel)
  229. root_freq = PLL2_PFD0_FREQ;
  230. else
  231. root_freq = PLL2_PFD2_FREQ;
  232. return root_freq / (usdhc_podf + 1);
  233. }
  234. u32 imx_get_uartclk(void)
  235. {
  236. return get_uart_clk();
  237. }
  238. u32 imx_get_fecclk(void)
  239. {
  240. return decode_pll(PLL_ENET, CONFIG_SYS_MX6_HCLK);
  241. }
  242. int enable_sata_clock(void)
  243. {
  244. u32 reg = 0;
  245. s32 timeout = 100000;
  246. struct mxc_ccm_reg *const imx_ccm
  247. = (struct mxc_ccm_reg *) CCM_BASE_ADDR;
  248. /* Enable sata clock */
  249. reg = readl(&imx_ccm->CCGR5); /* CCGR5 */
  250. reg |= MXC_CCM_CCGR5_CG2_MASK;
  251. writel(reg, &imx_ccm->CCGR5);
  252. /* Enable PLLs */
  253. reg = readl(&imx_ccm->analog_pll_enet);
  254. reg &= ~BM_ANADIG_PLL_SYS_POWERDOWN;
  255. writel(reg, &imx_ccm->analog_pll_enet);
  256. reg |= BM_ANADIG_PLL_SYS_ENABLE;
  257. while (timeout--) {
  258. if (readl(&imx_ccm->analog_pll_enet) & BM_ANADIG_PLL_SYS_LOCK)
  259. break;
  260. }
  261. if (timeout <= 0)
  262. return -EIO;
  263. reg &= ~BM_ANADIG_PLL_SYS_BYPASS;
  264. writel(reg, &imx_ccm->analog_pll_enet);
  265. reg |= BM_ANADIG_PLL_ENET_ENABLE_SATA;
  266. writel(reg, &imx_ccm->analog_pll_enet);
  267. return 0 ;
  268. }
  269. unsigned int mxc_get_clock(enum mxc_clock clk)
  270. {
  271. switch (clk) {
  272. case MXC_ARM_CLK:
  273. return get_mcu_main_clk();
  274. case MXC_PER_CLK:
  275. return get_periph_clk();
  276. case MXC_AHB_CLK:
  277. return get_ahb_clk();
  278. case MXC_IPG_CLK:
  279. return get_ipg_clk();
  280. case MXC_IPG_PERCLK:
  281. return get_ipg_per_clk();
  282. case MXC_UART_CLK:
  283. return get_uart_clk();
  284. case MXC_CSPI_CLK:
  285. return get_cspi_clk();
  286. case MXC_AXI_CLK:
  287. return get_axi_clk();
  288. case MXC_EMI_SLOW_CLK:
  289. return get_emi_slow_clk();
  290. case MXC_DDR_CLK:
  291. return get_mmdc_ch0_clk();
  292. case MXC_ESDHC_CLK:
  293. return get_usdhc_clk(0);
  294. case MXC_ESDHC2_CLK:
  295. return get_usdhc_clk(1);
  296. case MXC_ESDHC3_CLK:
  297. return get_usdhc_clk(2);
  298. case MXC_ESDHC4_CLK:
  299. return get_usdhc_clk(3);
  300. case MXC_SATA_CLK:
  301. return get_ahb_clk();
  302. default:
  303. break;
  304. }
  305. return -1;
  306. }
  307. /*
  308. * Dump some core clockes.
  309. */
  310. int do_mx6_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  311. {
  312. u32 freq;
  313. freq = decode_pll(PLL_SYS, CONFIG_SYS_MX6_HCLK);
  314. printf("PLL_SYS %8d MHz\n", freq / 1000000);
  315. freq = decode_pll(PLL_BUS, CONFIG_SYS_MX6_HCLK);
  316. printf("PLL_BUS %8d MHz\n", freq / 1000000);
  317. freq = decode_pll(PLL_USBOTG, CONFIG_SYS_MX6_HCLK);
  318. printf("PLL_OTG %8d MHz\n", freq / 1000000);
  319. freq = decode_pll(PLL_ENET, CONFIG_SYS_MX6_HCLK);
  320. printf("PLL_NET %8d MHz\n", freq / 1000000);
  321. printf("\n");
  322. printf("IPG %8d kHz\n", mxc_get_clock(MXC_IPG_CLK) / 1000);
  323. printf("UART %8d kHz\n", mxc_get_clock(MXC_UART_CLK) / 1000);
  324. printf("CSPI %8d kHz\n", mxc_get_clock(MXC_CSPI_CLK) / 1000);
  325. printf("AHB %8d kHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000);
  326. printf("AXI %8d kHz\n", mxc_get_clock(MXC_AXI_CLK) / 1000);
  327. printf("DDR %8d kHz\n", mxc_get_clock(MXC_DDR_CLK) / 1000);
  328. printf("USDHC1 %8d kHz\n", mxc_get_clock(MXC_ESDHC_CLK) / 1000);
  329. printf("USDHC2 %8d kHz\n", mxc_get_clock(MXC_ESDHC2_CLK) / 1000);
  330. printf("USDHC3 %8d kHz\n", mxc_get_clock(MXC_ESDHC3_CLK) / 1000);
  331. printf("USDHC4 %8d kHz\n", mxc_get_clock(MXC_ESDHC4_CLK) / 1000);
  332. printf("EMI SLOW %8d kHz\n", mxc_get_clock(MXC_EMI_SLOW_CLK) / 1000);
  333. printf("IPG PERCLK %8d kHz\n", mxc_get_clock(MXC_IPG_PERCLK) / 1000);
  334. return 0;
  335. }
  336. /***************************************************/
  337. U_BOOT_CMD(
  338. clocks, CONFIG_SYS_MAXARGS, 1, do_mx6_showclocks,
  339. "display clocks",
  340. ""
  341. );