cpu.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /*
  2. * Copyright (C) 2004-2006 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * CPU specific code for the MPC83xx family.
  24. *
  25. * Derived from the MPC8260 and MPC85xx.
  26. */
  27. #include <common.h>
  28. #include <watchdog.h>
  29. #include <command.h>
  30. #include <mpc83xx.h>
  31. #include <asm/processor.h>
  32. #if defined(CONFIG_OF_FLAT_TREE)
  33. #include <ft_build.h>
  34. #endif
  35. #if defined(CONFIG_OF_LIBFDT)
  36. #include <libfdt.h>
  37. #include <libfdt_env.h>
  38. #endif
  39. DECLARE_GLOBAL_DATA_PTR;
  40. int checkcpu(void)
  41. {
  42. volatile immap_t *immr;
  43. ulong clock = gd->cpu_clk;
  44. u32 pvr = get_pvr();
  45. u32 spridr;
  46. char buf[32];
  47. immr = (immap_t *)CFG_IMMR;
  48. if ((pvr & 0xFFFF0000) != PVR_83xx) {
  49. puts("Not MPC83xx Family!!!\n");
  50. return -1;
  51. }
  52. spridr = immr->sysconf.spridr;
  53. puts("CPU: ");
  54. switch(spridr) {
  55. case SPR_8349E_REV10:
  56. case SPR_8349E_REV11:
  57. case SPR_8349E_REV31:
  58. puts("MPC8349E, ");
  59. break;
  60. case SPR_8349_REV10:
  61. case SPR_8349_REV11:
  62. case SPR_8349_REV31:
  63. puts("MPC8349, ");
  64. break;
  65. case SPR_8347E_REV10_TBGA:
  66. case SPR_8347E_REV11_TBGA:
  67. case SPR_8347E_REV31_TBGA:
  68. case SPR_8347E_REV10_PBGA:
  69. case SPR_8347E_REV11_PBGA:
  70. case SPR_8347E_REV31_PBGA:
  71. puts("MPC8347E, ");
  72. break;
  73. case SPR_8347_REV10_TBGA:
  74. case SPR_8347_REV11_TBGA:
  75. case SPR_8347_REV31_TBGA:
  76. case SPR_8347_REV10_PBGA:
  77. case SPR_8347_REV11_PBGA:
  78. case SPR_8347_REV31_PBGA:
  79. puts("MPC8347, ");
  80. break;
  81. case SPR_8343E_REV10:
  82. case SPR_8343E_REV11:
  83. case SPR_8343E_REV31:
  84. puts("MPC8343E, ");
  85. break;
  86. case SPR_8343_REV10:
  87. case SPR_8343_REV11:
  88. case SPR_8343_REV31:
  89. puts("MPC8343, ");
  90. break;
  91. case SPR_8360E_REV10:
  92. case SPR_8360E_REV11:
  93. case SPR_8360E_REV12:
  94. case SPR_8360E_REV20:
  95. puts("MPC8360E, ");
  96. break;
  97. case SPR_8360_REV10:
  98. case SPR_8360_REV11:
  99. case SPR_8360_REV12:
  100. case SPR_8360_REV20:
  101. puts("MPC8360, ");
  102. break;
  103. case SPR_8323E_REV10:
  104. case SPR_8323E_REV11:
  105. puts("MPC8323E, ");
  106. break;
  107. case SPR_8323_REV10:
  108. case SPR_8323_REV11:
  109. puts("MPC8323, ");
  110. break;
  111. case SPR_8321E_REV10:
  112. case SPR_8321E_REV11:
  113. puts("MPC8321E, ");
  114. break;
  115. case SPR_8321_REV10:
  116. case SPR_8321_REV11:
  117. puts("MPC8321, ");
  118. break;
  119. default:
  120. puts("Rev: Unknown revision number.\nWarning: Unsupported cpu revision!\n");
  121. return 0;
  122. }
  123. #if defined(CONFIG_MPC834X)
  124. /* Multiple revisons of 834x processors may have the same SPRIDR value.
  125. * So use PVR to identify the revision number.
  126. */
  127. printf("Rev: %02x at %s MHz\n", PVR_MAJ(pvr)<<4 | PVR_MIN(pvr), strmhz(buf, clock));
  128. #else
  129. printf("Rev: %02x at %s MHz\n", spridr & 0x0000FFFF, strmhz(buf, clock));
  130. #endif
  131. return 0;
  132. }
  133. /*
  134. * Program a UPM with the code supplied in the table.
  135. *
  136. * The 'dummy' variable is used to increment the MAD. 'dummy' is
  137. * supposed to be a pointer to the memory of the device being
  138. * programmed by the UPM. The data in the MDR is written into
  139. * memory and the MAD is incremented every time there's a read
  140. * from 'dummy'. Unfortunately, the current prototype for this
  141. * function doesn't allow for passing the address of this
  142. * device, and changing the prototype will break a number lots
  143. * of other code, so we need to use a round-about way of finding
  144. * the value for 'dummy'.
  145. *
  146. * The value can be extracted from the base address bits of the
  147. * Base Register (BR) associated with the specific UPM. To find
  148. * that BR, we need to scan all 8 BRs until we find the one that
  149. * has its MSEL bits matching the UPM we want. Once we know the
  150. * right BR, we can extract the base address bits from it.
  151. *
  152. * The MxMR and the BR and OR of the chosen bank should all be
  153. * configured before calling this function.
  154. *
  155. * Parameters:
  156. * upm: 0=UPMA, 1=UPMB, 2=UPMC
  157. * table: Pointer to an array of values to program
  158. * size: Number of elements in the array. Must be 64 or less.
  159. */
  160. void upmconfig (uint upm, uint *table, uint size)
  161. {
  162. #if defined(CONFIG_MPC834X)
  163. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  164. volatile lbus83xx_t *lbus = &immap->lbus;
  165. volatile uchar *dummy = NULL;
  166. const u32 msel = (upm + 4) << BR_MSEL_SHIFT; /* What the MSEL field in BRn should be */
  167. volatile u32 *mxmr = &lbus->mamr + upm; /* Pointer to mamr, mbmr, or mcmr */
  168. uint i;
  169. /* Scan all the banks to determine the base address of the device */
  170. for (i = 0; i < 8; i++) {
  171. if ((lbus->bank[i].br & BR_MSEL) == msel) {
  172. dummy = (uchar *) (lbus->bank[i].br & BR_BA);
  173. break;
  174. }
  175. }
  176. if (!dummy) {
  177. printf("Error: %s() could not find matching BR\n", __FUNCTION__);
  178. hang();
  179. }
  180. /* Set the OP field in the MxMR to "write" and the MAD field to 000000 */
  181. *mxmr = (*mxmr & 0xCFFFFFC0) | 0x10000000;
  182. for (i = 0; i < size; i++) {
  183. lbus->mdr = table[i];
  184. __asm__ __volatile__ ("sync");
  185. *dummy; /* Write the value to memory and increment MAD */
  186. __asm__ __volatile__ ("sync");
  187. }
  188. /* Set the OP field in the MxMR to "normal" and the MAD field to 000000 */
  189. *mxmr &= 0xCFFFFFC0;
  190. #else
  191. printf("Error: %s() not defined for this configuration.\n", __FUNCTION__);
  192. hang();
  193. #endif
  194. }
  195. int
  196. do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  197. {
  198. ulong msr;
  199. #ifndef MPC83xx_RESET
  200. ulong addr;
  201. #endif
  202. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  203. #ifdef MPC83xx_RESET
  204. /* Interrupts and MMU off */
  205. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  206. msr &= ~( MSR_EE | MSR_IR | MSR_DR);
  207. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  208. /* enable Reset Control Reg */
  209. immap->reset.rpr = 0x52535445;
  210. __asm__ __volatile__ ("sync");
  211. __asm__ __volatile__ ("isync");
  212. /* confirm Reset Control Reg is enabled */
  213. while(!((immap->reset.rcer) & RCER_CRE));
  214. printf("Resetting the board.");
  215. printf("\n");
  216. udelay(200);
  217. /* perform reset, only one bit */
  218. immap->reset.rcr = RCR_SWHR;
  219. #else /* ! MPC83xx_RESET */
  220. immap->reset.rmr = RMR_CSRE; /* Checkstop Reset enable */
  221. /* Interrupts and MMU off */
  222. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  223. msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
  224. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  225. /*
  226. * Trying to execute the next instruction at a non-existing address
  227. * should cause a machine check, resulting in reset
  228. */
  229. addr = CFG_RESET_ADDRESS;
  230. printf("resetting the board.");
  231. printf("\n");
  232. ((void (*)(void)) addr) ();
  233. #endif /* MPC83xx_RESET */
  234. return 1;
  235. }
  236. /*
  237. * Get timebase clock frequency (like cpu_clk in Hz)
  238. */
  239. unsigned long get_tbclk(void)
  240. {
  241. ulong tbclk;
  242. tbclk = (gd->bus_clk + 3L) / 4L;
  243. return tbclk;
  244. }
  245. #if defined(CONFIG_WATCHDOG)
  246. void watchdog_reset (void)
  247. {
  248. int re_enable = disable_interrupts();
  249. /* Reset the 83xx watchdog */
  250. volatile immap_t *immr = (immap_t *) CFG_IMMR;
  251. immr->wdt.swsrr = 0x556c;
  252. immr->wdt.swsrr = 0xaa39;
  253. if (re_enable)
  254. enable_interrupts ();
  255. }
  256. #endif
  257. #if defined(CONFIG_OF_LIBFDT)
  258. /*
  259. * Fixups to the fdt. If "create" is TRUE, the node is created
  260. * unconditionally. If "create" is FALSE, the node is updated
  261. * only if it already exists.
  262. */
  263. #define FT_UPDATE 0x00000000 /* update existing property only */
  264. #define FT_CREATE 0x00000001 /* create property if it doesn't exist */
  265. #define FT_BUSFREQ 0x00000002 /* source is bd->bi_busfreq */
  266. #define FT_ENETADDR 0x00000004 /* source is bd->bi_enetaddr */
  267. static const struct {
  268. int createflags;
  269. char *node;
  270. char *prop;
  271. } fixup_props[] = {
  272. { FT_CREATE | FT_BUSFREQ,
  273. "/cpus/" OF_CPU,
  274. "bus-frequency",
  275. },
  276. { FT_CREATE | FT_BUSFREQ,
  277. "/cpus/" OF_SOC,
  278. "bus-frequency"
  279. },
  280. { FT_CREATE | FT_BUSFREQ,
  281. "/" OF_SOC "/serial@4500/",
  282. "clock-frequency"
  283. },
  284. { FT_CREATE | FT_BUSFREQ,
  285. "/" OF_SOC "/serial@4600/",
  286. "clock-frequency"
  287. },
  288. #ifdef CONFIG_MPC83XX_TSEC1
  289. { FT_UPDATE | FT_ENETADDR,
  290. "/" OF_SOC "/ethernet@24000,
  291. "mac-address",
  292. },
  293. { FT_UPDATE | FT_ENETADDR,
  294. "/" OF_SOC "/ethernet@24000,
  295. "local-mac-address",
  296. },
  297. #endif
  298. #ifdef CONFIG_MPC83XX_TSEC2
  299. { FT_UPDATE | FT_ENETADDR,
  300. "/" OF_SOC "/ethernet@25000,
  301. "mac-address",
  302. },
  303. { FT_UPDATE | FT_ENETADDR,
  304. "/" OF_SOC "/ethernet@25000,
  305. "local-mac-address",
  306. },
  307. #endif
  308. };
  309. void
  310. ft_cpu_setup(void *blob, bd_t *bd)
  311. {
  312. int nodeoffset;
  313. int err;
  314. int j;
  315. for (j = 0; j < (sizeof(fixup_props) / sizeof(fixup_props[0])); j++) {
  316. nodeoffset = fdt_path_offset (fdt, fixup_props[j].node);
  317. if (nodeoffset >= 0) {
  318. /*
  319. * If unconditional create or the property already exists...
  320. */
  321. err = 0;
  322. if ((fixup_props[j].createflags & FT_CREATE) ||
  323. (fdt_get_property(fdt, nodeoffset, fixup_props[j].prop, 0))) {
  324. if (fixup_props[j].createflags & FT_BUSFREQ) {
  325. u32 tmp;
  326. tmp = cpu_to_be32(bd->bi_busfreq);
  327. err = fdt_setprop(fdt, nodeoffset,
  328. fixup_props[j].prop, &tmp, sizeof(tmp));
  329. } else if (fixup_props[j].createflags & FT_ENETADDR) {
  330. err = fdt_setprop(fdt, nodeoffset,
  331. fixup_props[j].prop, bd->bi_enetaddr, 6);
  332. } else {
  333. printf("ft_cpu_setup: %s %s has no flag for the value to set\n",
  334. fixup_props[j].node,
  335. fixup_props[j].prop);
  336. }
  337. if (err < 0)
  338. printf("libfdt: %s %s returned %s\n",
  339. fixup_props[j].node,
  340. fixup_props[j].prop,
  341. fdt_strerror(err));
  342. }
  343. }
  344. }
  345. }
  346. #endif
  347. #if defined(CONFIG_OF_FLAT_TREE)
  348. void
  349. ft_cpu_setup(void *blob, bd_t *bd)
  350. {
  351. u32 *p;
  352. int len;
  353. ulong clock;
  354. clock = bd->bi_busfreq;
  355. p = ft_get_prop(blob, "/cpus/" OF_CPU "/bus-frequency", &len);
  356. if (p != NULL)
  357. *p = cpu_to_be32(clock);
  358. p = ft_get_prop(blob, "/" OF_SOC "/bus-frequency", &len);
  359. if (p != NULL)
  360. *p = cpu_to_be32(clock);
  361. p = ft_get_prop(blob, "/" OF_SOC "/serial@4500/clock-frequency", &len);
  362. if (p != NULL)
  363. *p = cpu_to_be32(clock);
  364. p = ft_get_prop(blob, "/" OF_SOC "/serial@4600/clock-frequency", &len);
  365. if (p != NULL)
  366. *p = cpu_to_be32(clock);
  367. #ifdef CONFIG_MPC83XX_TSEC1
  368. p = ft_get_prop(blob, "/" OF_SOC "/ethernet@24000/mac-address", &len);
  369. if (p != NULL)
  370. memcpy(p, bd->bi_enetaddr, 6);
  371. p = ft_get_prop(blob, "/" OF_SOC "/ethernet@24000/local-mac-address", &len);
  372. if (p != NULL)
  373. memcpy(p, bd->bi_enetaddr, 6);
  374. #endif
  375. #ifdef CONFIG_MPC83XX_TSEC2
  376. p = ft_get_prop(blob, "/" OF_SOC "/ethernet@25000/mac-address", &len);
  377. if (p != NULL)
  378. memcpy(p, bd->bi_enet1addr, 6);
  379. p = ft_get_prop(blob, "/" OF_SOC "/ethernet@25000/local-mac-address", &len);
  380. if (p != NULL)
  381. memcpy(p, bd->bi_enet1addr, 6);
  382. #endif
  383. #ifdef CONFIG_UEC_ETH1
  384. #if CFG_UEC1_UCC_NUM == 0 /* UCC1 */
  385. p = ft_get_prop(blob, "/" OF_QE "/ucc@2000/mac-address", &len);
  386. if (p != NULL)
  387. memcpy(p, bd->bi_enetaddr, 6);
  388. p = ft_get_prop(blob, "/" OF_QE "/ucc@2000/local-mac-address", &len);
  389. if (p != NULL)
  390. memcpy(p, bd->bi_enetaddr, 6);
  391. #elif CFG_UEC1_UCC_NUM == 2 /* UCC3 */
  392. p = ft_get_prop(blob, "/" OF_QE "/ucc@2200/mac-address", &len);
  393. if (p != NULL)
  394. memcpy(p, bd->bi_enetaddr, 6);
  395. p = ft_get_prop(blob, "/" OF_QE "/ucc@2200/local-mac-address", &len);
  396. if (p != NULL)
  397. memcpy(p, bd->bi_enetaddr, 6);
  398. #endif
  399. #endif
  400. #ifdef CONFIG_UEC_ETH2
  401. #if CFG_UEC2_UCC_NUM == 1 /* UCC2 */
  402. p = ft_get_prop(blob, "/" OF_QE "/ucc@3000/mac-address", &len);
  403. if (p != NULL)
  404. memcpy(p, bd->bi_enet1addr, 6);
  405. p = ft_get_prop(blob, "/" OF_QE "/ucc@3000/local-mac-address", &len);
  406. if (p != NULL)
  407. memcpy(p, bd->bi_enet1addr, 6);
  408. #elif CFG_UEC2_UCC_NUM == 3 /* UCC4 */
  409. p = ft_get_prop(blob, "/" OF_QE "/ucc@3200/mac-address", &len);
  410. if (p != NULL)
  411. memcpy(p, bd->bi_enet1addr, 6);
  412. p = ft_get_prop(blob, "/" OF_QE "/ucc@3200/local-mac-address", &len);
  413. if (p != NULL)
  414. memcpy(p, bd->bi_enet1addr, 6);
  415. #endif
  416. #endif
  417. }
  418. #endif
  419. #if defined(CONFIG_DDR_ECC)
  420. void dma_init(void)
  421. {
  422. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  423. volatile dma83xx_t *dma = &immap->dma;
  424. volatile u32 status = swab32(dma->dmasr0);
  425. volatile u32 dmamr0 = swab32(dma->dmamr0);
  426. debug("DMA-init\n");
  427. /* initialize DMASARn, DMADAR and DMAABCRn */
  428. dma->dmadar0 = (u32)0;
  429. dma->dmasar0 = (u32)0;
  430. dma->dmabcr0 = 0;
  431. __asm__ __volatile__ ("sync");
  432. __asm__ __volatile__ ("isync");
  433. /* clear CS bit */
  434. dmamr0 &= ~DMA_CHANNEL_START;
  435. dma->dmamr0 = swab32(dmamr0);
  436. __asm__ __volatile__ ("sync");
  437. __asm__ __volatile__ ("isync");
  438. /* while the channel is busy, spin */
  439. while(status & DMA_CHANNEL_BUSY) {
  440. status = swab32(dma->dmasr0);
  441. }
  442. debug("DMA-init end\n");
  443. }
  444. uint dma_check(void)
  445. {
  446. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  447. volatile dma83xx_t *dma = &immap->dma;
  448. volatile u32 status = swab32(dma->dmasr0);
  449. volatile u32 byte_count = swab32(dma->dmabcr0);
  450. /* while the channel is busy, spin */
  451. while (status & DMA_CHANNEL_BUSY) {
  452. status = swab32(dma->dmasr0);
  453. }
  454. if (status & DMA_CHANNEL_TRANSFER_ERROR) {
  455. printf ("DMA Error: status = %x @ %d\n", status, byte_count);
  456. }
  457. return status;
  458. }
  459. int dma_xfer(void *dest, u32 count, void *src)
  460. {
  461. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  462. volatile dma83xx_t *dma = &immap->dma;
  463. volatile u32 dmamr0;
  464. /* initialize DMASARn, DMADAR and DMAABCRn */
  465. dma->dmadar0 = swab32((u32)dest);
  466. dma->dmasar0 = swab32((u32)src);
  467. dma->dmabcr0 = swab32(count);
  468. __asm__ __volatile__ ("sync");
  469. __asm__ __volatile__ ("isync");
  470. /* init direct transfer, clear CS bit */
  471. dmamr0 = (DMA_CHANNEL_TRANSFER_MODE_DIRECT |
  472. DMA_CHANNEL_SOURCE_ADDRESS_HOLD_8B |
  473. DMA_CHANNEL_SOURCE_ADRESSS_HOLD_EN);
  474. dma->dmamr0 = swab32(dmamr0);
  475. __asm__ __volatile__ ("sync");
  476. __asm__ __volatile__ ("isync");
  477. /* set CS to start DMA transfer */
  478. dmamr0 |= DMA_CHANNEL_START;
  479. dma->dmamr0 = swab32(dmamr0);
  480. __asm__ __volatile__ ("sync");
  481. __asm__ __volatile__ ("isync");
  482. return ((int)dma_check());
  483. }
  484. #endif /*CONFIG_DDR_ECC*/