p2020ds.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. /*
  2. * Copyright 2007-2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include <tsec.h>
  36. #include <asm/fsl_law.h>
  37. #include <asm/mp.h>
  38. #include <netdev.h>
  39. #include "../common/pixis.h"
  40. #include "../common/sgmii_riser.h"
  41. DECLARE_GLOBAL_DATA_PTR;
  42. phys_size_t fixed_sdram(void);
  43. int checkboard(void)
  44. {
  45. u8 sw7;
  46. u8 *pixis_base = (u8 *)PIXIS_BASE;
  47. puts("Board: P2020DS ");
  48. #ifdef CONFIG_PHYS_64BIT
  49. puts("(36-bit addrmap) ");
  50. #endif
  51. printf("Sys ID: 0x%02x, "
  52. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  53. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  54. in_8(pixis_base + PIXIS_PVER));
  55. sw7 = in_8(pixis_base + PIXIS_SW(7));
  56. switch ((sw7 & PIXIS_SW7_LBMAP) >> 6) {
  57. case 0:
  58. case 1:
  59. printf ("vBank: %d\n", ((sw7 & PIXIS_SW7_VBANK) >> 4));
  60. break;
  61. case 2:
  62. case 3:
  63. puts ("Promjet\n");
  64. break;
  65. }
  66. return 0;
  67. }
  68. phys_size_t initdram(int board_type)
  69. {
  70. phys_size_t dram_size = 0;
  71. puts("Initializing....");
  72. #ifdef CONFIG_SPD_EEPROM
  73. dram_size = fsl_ddr_sdram();
  74. #else
  75. dram_size = fixed_sdram();
  76. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  77. dram_size,
  78. LAW_TRGT_IF_DDR) < 0) {
  79. printf("ERROR setting Local Access Windows for DDR\n");
  80. return 0;
  81. };
  82. #endif
  83. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  84. dram_size *= 0x100000;
  85. puts(" DDR: ");
  86. return dram_size;
  87. }
  88. #if !defined(CONFIG_SPD_EEPROM)
  89. /*
  90. * Fixed sdram init -- doesn't use serial presence detect.
  91. */
  92. phys_size_t fixed_sdram(void)
  93. {
  94. volatile ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  95. uint d_init;
  96. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  97. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  98. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  99. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  100. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  101. ddr->sdram_md_cntl = CONFIG_SYS_DDR_MODE_CTRL;
  102. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  103. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  104. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  105. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  106. ddr->ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CNTL;
  107. ddr->ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CNTL;
  108. ddr->ddr_cdr1 = CONFIG_SYS_DDR_CDR1;
  109. ddr->timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4;
  110. ddr->timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5;
  111. if (!strcmp("performance", getenv("perf_mode"))) {
  112. /* Performance Mode Values */
  113. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG_PERF;
  114. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS_PERF;
  115. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS_PERF;
  116. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_PERF;
  117. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_PERF;
  118. asm("sync;isync");
  119. udelay(500);
  120. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL_PERF;
  121. } else {
  122. /* Stable Mode Values */
  123. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
  124. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  125. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
  126. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  127. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  128. /* ECC will be assumed in stable mode */
  129. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  130. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  131. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  132. asm("sync;isync");
  133. udelay(500);
  134. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  135. }
  136. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  137. d_init = 1;
  138. debug("DDR - 1st controller: memory initializing\n");
  139. /*
  140. * Poll until memory is initialized.
  141. * 512 Meg at 400 might hit this 200 times or so.
  142. */
  143. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0)
  144. udelay(1000);
  145. debug("DDR: memory initialized\n\n");
  146. asm("sync; isync");
  147. udelay(500);
  148. #endif
  149. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  150. }
  151. #endif
  152. #ifdef CONFIG_PCIE1
  153. static struct pci_controller pcie1_hose;
  154. #endif
  155. #ifdef CONFIG_PCIE2
  156. static struct pci_controller pcie2_hose;
  157. #endif
  158. #ifdef CONFIG_PCIE3
  159. static struct pci_controller pcie3_hose;
  160. #endif
  161. #ifdef CONFIG_PCI
  162. void pci_init_board(void)
  163. {
  164. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  165. struct fsl_pci_info pci_info[3];
  166. u32 devdisr, pordevsr, io_sel;
  167. int first_free_busno = 0;
  168. int num = 0;
  169. int pcie_ep, pcie_configured;
  170. devdisr = in_be32(&gur->devdisr);
  171. pordevsr = in_be32(&gur->pordevsr);
  172. io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  173. debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
  174. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  175. printf(" eTSEC2 is in sgmii mode.\n");
  176. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  177. printf(" eTSEC3 is in sgmii mode.\n");
  178. puts("\n");
  179. #ifdef CONFIG_PCIE2
  180. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_2, io_sel);
  181. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)) {
  182. SET_STD_PCIE_INFO(pci_info[num], 2);
  183. pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
  184. printf(" PCIE2 connected to ULI as %s (base addr %lx)\n",
  185. pcie_ep ? "Endpoint" : "Root Complex",
  186. pci_info[num].regs);
  187. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  188. &pcie2_hose, first_free_busno);
  189. /*
  190. * The workaround doesn't work on p2020 because the location
  191. * we try and read isn't valid on p2020, fix this later
  192. */
  193. #if 0
  194. /*
  195. * Activate ULI1575 legacy chip by performing a fake
  196. * memory access. Needed to make ULI RTC work.
  197. * Device 1d has the first on-board memory BAR.
  198. */
  199. pci_hose_read_config_dword(hose, PCI_BDF(2, 0x1d, 0),
  200. PCI_BASE_ADDRESS_1, &temp32);
  201. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  202. void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
  203. temp32, 4, 0);
  204. debug(" uli1575 read to %p\n", p);
  205. in_be32(p);
  206. }
  207. #endif
  208. } else {
  209. printf(" PCIE2: disabled\n");
  210. }
  211. puts("\n");
  212. #else
  213. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
  214. #endif
  215. #ifdef CONFIG_PCIE3
  216. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_3, io_sel);
  217. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)) {
  218. SET_STD_PCIE_INFO(pci_info[num], 3);
  219. pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
  220. printf(" PCIE3 connected to Slot 1 as %s (base addr %lx)\n",
  221. pcie_ep ? "Endpoint" : "Root Complex",
  222. pci_info[num].regs);
  223. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  224. &pcie3_hose, first_free_busno);
  225. } else {
  226. printf(" PCIE3: disabled\n");
  227. }
  228. puts("\n");
  229. #else
  230. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
  231. #endif
  232. #ifdef CONFIG_PCIE1
  233. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
  234. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)) {
  235. SET_STD_PCIE_INFO(pci_info[num], 1);
  236. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  237. printf(" PCIE1 connected to Slot 2 as %s (base addr %lx)\n",
  238. pcie_ep ? "Endpoint" : "Root Complex",
  239. pci_info[num].regs);
  240. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  241. &pcie1_hose, first_free_busno);
  242. } else {
  243. printf(" PCIE1: disabled\n");
  244. }
  245. puts("\n");
  246. #else
  247. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
  248. #endif
  249. }
  250. #endif
  251. int board_early_init_r(void)
  252. {
  253. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  254. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  255. /*
  256. * Remap Boot flash + PROMJET region to caching-inhibited
  257. * so that flash can be erased properly.
  258. */
  259. /* Flush d-cache and invalidate i-cache of any FLASH data */
  260. flush_dcache();
  261. invalidate_icache();
  262. /* invalidate existing TLB entry for flash + promjet */
  263. disable_tlb(flash_esel);
  264. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  265. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  266. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  267. return 0;
  268. }
  269. #ifdef CONFIG_GET_CLK_FROM_ICS307
  270. /* decode S[0-2] to Output Divider (OD) */
  271. static unsigned char ics307_S_to_OD[] = {
  272. 10, 2, 8, 4, 5, 7, 3, 6
  273. };
  274. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  275. * the control bytes being programmed into it. */
  276. /* XXX: This function should probably go into a common library */
  277. static unsigned long
  278. ics307_clk_freq(unsigned char cw0, unsigned char cw1, unsigned char cw2)
  279. {
  280. const unsigned long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  281. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  282. unsigned long RDW = cw2 & 0x7F;
  283. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  284. unsigned long freq;
  285. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  286. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  287. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  288. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  289. *
  290. * R6:R0 = Reference Divider Word (RDW)
  291. * V8:V0 = VCO Divider Word (VDW)
  292. * S2:S0 = Output Divider Select (OD)
  293. * F1:F0 = Function of CLK2 Output
  294. * TTL = duty cycle
  295. * C1:C0 = internal load capacitance for cyrstal
  296. */
  297. /* Adding 1 to get a "nicely" rounded number, but this needs
  298. * more tweaking to get a "properly" rounded number. */
  299. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  300. debug("ICS307: CW[0-2]: %02X %02X %02X => %lu Hz\n", cw0, cw1, cw2,
  301. freq);
  302. return freq;
  303. }
  304. unsigned long get_board_sys_clk(ulong dummy)
  305. {
  306. return gd->bus_clk;
  307. }
  308. unsigned long get_board_ddr_clk(ulong dummy)
  309. {
  310. return gd->mem_clk;
  311. }
  312. unsigned long
  313. calculate_board_sys_clk(ulong dummy)
  314. {
  315. ulong val;
  316. u8 *pixis_base = (u8 *)PIXIS_BASE;
  317. val = ics307_clk_freq(
  318. in_8(pixis_base + PIXIS_VSYSCLK0),
  319. in_8(pixis_base + PIXIS_VSYSCLK1),
  320. in_8(pixis_base + PIXIS_VSYSCLK2));
  321. debug("sysclk val = %lu\n", val);
  322. return val;
  323. }
  324. unsigned long
  325. calculate_board_ddr_clk(ulong dummy)
  326. {
  327. ulong val;
  328. u8 *pixis_base = (u8 *)PIXIS_BASE;
  329. val = ics307_clk_freq(
  330. in_8(pixis_base + PIXIS_VDDRCLK0),
  331. in_8(pixis_base + PIXIS_VDDRCLK1),
  332. in_8(pixis_base + PIXIS_VDDRCLK2));
  333. debug("ddrclk val = %lu\n", val);
  334. return val;
  335. }
  336. #else
  337. unsigned long get_board_sys_clk(ulong dummy)
  338. {
  339. u8 i;
  340. ulong val = 0;
  341. u8 *pixis_base = (u8 *)PIXIS_BASE;
  342. i = in_8(pixis_base + PIXIS_SPD);
  343. i &= 0x07;
  344. switch (i) {
  345. case 0:
  346. val = 33333333;
  347. break;
  348. case 1:
  349. val = 40000000;
  350. break;
  351. case 2:
  352. val = 50000000;
  353. break;
  354. case 3:
  355. val = 66666666;
  356. break;
  357. case 4:
  358. val = 83333333;
  359. break;
  360. case 5:
  361. val = 100000000;
  362. break;
  363. case 6:
  364. val = 133333333;
  365. break;
  366. case 7:
  367. val = 166666666;
  368. break;
  369. }
  370. return val;
  371. }
  372. unsigned long get_board_ddr_clk(ulong dummy)
  373. {
  374. u8 i;
  375. ulong val = 0;
  376. u8 *pixis_base = (u8 *)PIXIS_BASE;
  377. i = in_8(pixis_base + PIXIS_SPD);
  378. i &= 0x38;
  379. i >>= 3;
  380. switch (i) {
  381. case 0:
  382. val = 33333333;
  383. break;
  384. case 1:
  385. val = 40000000;
  386. break;
  387. case 2:
  388. val = 50000000;
  389. break;
  390. case 3:
  391. val = 66666666;
  392. break;
  393. case 4:
  394. val = 83333333;
  395. break;
  396. case 5:
  397. val = 100000000;
  398. break;
  399. case 6:
  400. val = 133333333;
  401. break;
  402. case 7:
  403. val = 166666666;
  404. break;
  405. }
  406. return val;
  407. }
  408. #endif
  409. #ifdef CONFIG_TSEC_ENET
  410. int board_eth_init(bd_t *bis)
  411. {
  412. struct tsec_info_struct tsec_info[4];
  413. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  414. int num = 0;
  415. #ifdef CONFIG_TSEC1
  416. SET_STD_TSEC_INFO(tsec_info[num], 1);
  417. num++;
  418. #endif
  419. #ifdef CONFIG_TSEC2
  420. SET_STD_TSEC_INFO(tsec_info[num], 2);
  421. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  422. tsec_info[num].flags |= TSEC_SGMII;
  423. num++;
  424. #endif
  425. #ifdef CONFIG_TSEC3
  426. SET_STD_TSEC_INFO(tsec_info[num], 3);
  427. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  428. tsec_info[num].flags |= TSEC_SGMII;
  429. num++;
  430. #endif
  431. if (!num) {
  432. printf("No TSECs initialized\n");
  433. return 0;
  434. }
  435. #ifdef CONFIG_FSL_SGMII_RISER
  436. fsl_sgmii_riser_init(tsec_info, num);
  437. #endif
  438. tsec_eth_init(bis, tsec_info, num);
  439. return pci_eth_init(bis);
  440. }
  441. #endif
  442. #if defined(CONFIG_OF_BOARD_SETUP)
  443. void ft_board_setup(void *blob, bd_t *bd)
  444. {
  445. phys_addr_t base;
  446. phys_size_t size;
  447. ft_cpu_setup(blob, bd);
  448. base = getenv_bootm_low();
  449. size = getenv_bootm_size();
  450. fdt_fixup_memory(blob, (u64)base, (u64)size);
  451. #ifdef CONFIG_PCIE3
  452. ft_fsl_pci_setup(blob, "pci0", &pcie3_hose);
  453. #endif
  454. #ifdef CONFIG_PCIE2
  455. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  456. #endif
  457. #ifdef CONFIG_PCIE1
  458. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  459. #endif
  460. #ifdef CONFIG_FSL_SGMII_RISER
  461. fsl_sgmii_riser_fdt_fixup(blob);
  462. #endif
  463. }
  464. #endif
  465. #ifdef CONFIG_MP
  466. void board_lmb_reserve(struct lmb *lmb)
  467. {
  468. cpu_mp_lmb_reserve(lmb);
  469. }
  470. #endif