exynos5_setup.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567
  1. /*
  2. * Machine Specific Values for SMDK5250 board based on EXYNOS5
  3. *
  4. * Copyright (C) 2012 Samsung Electronics
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef _SMDK5250_SETUP_H
  25. #define _SMDK5250_SETUP_H
  26. #include <config.h>
  27. #include <asm/arch/dmc.h>
  28. /* APLL_CON1 */
  29. #define APLL_CON1_VAL (0x00203800)
  30. /* MPLL_CON1 */
  31. #define MPLL_CON1_VAL (0x00203800)
  32. /* CPLL_CON1 */
  33. #define CPLL_CON1_VAL (0x00203800)
  34. /* GPLL_CON1 */
  35. #define GPLL_CON1_VAL (0x00203800)
  36. /* EPLL_CON1, CON2 */
  37. #define EPLL_CON1_VAL 0x00000000
  38. #define EPLL_CON2_VAL 0x00000080
  39. /* VPLL_CON1, CON2 */
  40. #define VPLL_CON1_VAL 0x00000000
  41. #define VPLL_CON2_VAL 0x00000080
  42. /* BPLL_CON1 */
  43. #define BPLL_CON1_VAL 0x00203800
  44. /* Set PLL */
  45. #define set_pll(mdiv, pdiv, sdiv) (1<<31 | mdiv<<16 | pdiv<<8 | sdiv)
  46. /* CLK_SRC_CPU */
  47. /* 0 = MOUTAPLL, 1 = SCLKMPLL */
  48. #define MUX_HPM_SEL 0
  49. #define MUX_CPU_SEL 0
  50. #define MUX_APLL_SEL 1
  51. #define CLK_SRC_CPU_VAL ((MUX_HPM_SEL << 20) \
  52. | (MUX_CPU_SEL << 16) \
  53. | (MUX_APLL_SEL))
  54. /* MEMCONTROL register bit fields */
  55. #define DMC_MEMCONTROL_CLK_STOP_DISABLE (0 << 0)
  56. #define DMC_MEMCONTROL_DPWRDN_DISABLE (0 << 1)
  57. #define DMC_MEMCONTROL_DPWRDN_ACTIVE_PRECHARGE (0 << 2)
  58. #define DMC_MEMCONTROL_TP_DISABLE (0 << 4)
  59. #define DMC_MEMCONTROL_DSREF_DISABLE (0 << 5)
  60. #define DMC_MEMCONTROL_DSREF_ENABLE (1 << 5)
  61. #define DMC_MEMCONTROL_ADD_LAT_PALL_CYCLE(x) (x << 6)
  62. #define DMC_MEMCONTROL_MEM_TYPE_LPDDR3 (7 << 8)
  63. #define DMC_MEMCONTROL_MEM_TYPE_DDR3 (6 << 8)
  64. #define DMC_MEMCONTROL_MEM_TYPE_LPDDR2 (5 << 8)
  65. #define DMC_MEMCONTROL_MEM_WIDTH_32BIT (2 << 12)
  66. #define DMC_MEMCONTROL_NUM_CHIP_1 (0 << 16)
  67. #define DMC_MEMCONTROL_NUM_CHIP_2 (1 << 16)
  68. #define DMC_MEMCONTROL_BL_8 (3 << 20)
  69. #define DMC_MEMCONTROL_BL_4 (2 << 20)
  70. #define DMC_MEMCONTROL_PZQ_DISABLE (0 << 24)
  71. #define DMC_MEMCONTROL_MRR_BYTE_7_0 (0 << 25)
  72. #define DMC_MEMCONTROL_MRR_BYTE_15_8 (1 << 25)
  73. #define DMC_MEMCONTROL_MRR_BYTE_23_16 (2 << 25)
  74. #define DMC_MEMCONTROL_MRR_BYTE_31_24 (3 << 25)
  75. /* MEMCONFIG0 register bit fields */
  76. #define DMC_MEMCONFIGX_CHIP_MAP_INTERLEAVED (1 << 12)
  77. #define DMC_MEMCONFIGX_CHIP_COL_10 (3 << 8)
  78. #define DMC_MEMCONFIGX_CHIP_ROW_14 (2 << 4)
  79. #define DMC_MEMCONFIGX_CHIP_ROW_15 (3 << 4)
  80. #define DMC_MEMCONFIGX_CHIP_BANK_8 (3 << 0)
  81. #define DMC_MEMBASECONFIGX_CHIP_BASE(x) (x << 16)
  82. #define DMC_MEMBASECONFIGX_CHIP_MASK(x) (x << 0)
  83. #define DMC_MEMBASECONFIG_VAL(x) ( \
  84. DMC_MEMBASECONFIGX_CHIP_BASE(x) | \
  85. DMC_MEMBASECONFIGX_CHIP_MASK(0x780) \
  86. )
  87. #define DMC_MEMBASECONFIG0_VAL DMC_MEMBASECONFIG_VAL(0x40)
  88. #define DMC_MEMBASECONFIG1_VAL DMC_MEMBASECONFIG_VAL(0x80)
  89. #define DMC_PRECHCONFIG_VAL 0xFF000000
  90. #define DMC_PWRDNCONFIG_VAL 0xFFFF00FF
  91. #define DMC_CONCONTROL_RESET_VAL 0x0FFF0000
  92. #define DFI_INIT_START (1 << 28)
  93. #define EMPTY (1 << 8)
  94. #define AREF_EN (1 << 5)
  95. #define DFI_INIT_COMPLETE_CHO (1 << 2)
  96. #define DFI_INIT_COMPLETE_CH1 (1 << 3)
  97. #define RDLVL_COMPLETE_CHO (1 << 14)
  98. #define RDLVL_COMPLETE_CH1 (1 << 15)
  99. #define CLK_STOP_EN (1 << 0)
  100. #define DPWRDN_EN (1 << 1)
  101. #define DSREF_EN (1 << 5)
  102. /* COJCONTROL register bit fields */
  103. #define DMC_CONCONTROL_IO_PD_CON_DISABLE (0 << 3)
  104. #define DMC_CONCONTROL_AREF_EN_DISABLE (0 << 5)
  105. #define DMC_CONCONTROL_EMPTY_DISABLE (0 << 8)
  106. #define DMC_CONCONTROL_EMPTY_ENABLE (1 << 8)
  107. #define DMC_CONCONTROL_RD_FETCH_DISABLE (0x0 << 12)
  108. #define DMC_CONCONTROL_TIMEOUT_LEVEL0 (0xFFF << 16)
  109. #define DMC_CONCONTROL_DFI_INIT_START_DISABLE (0 << 28)
  110. /* CLK_DIV_CPU0_VAL */
  111. #define CLK_DIV_CPU0_VAL ((ARM2_RATIO << 28) \
  112. | (APLL_RATIO << 24) \
  113. | (PCLK_DBG_RATIO << 20) \
  114. | (ATB_RATIO << 16) \
  115. | (PERIPH_RATIO << 12) \
  116. | (ACP_RATIO << 8) \
  117. | (CPUD_RATIO << 4) \
  118. | (ARM_RATIO))
  119. /* CLK_FSYS */
  120. #define CLK_SRC_FSYS0_VAL 0x66666
  121. #define CLK_DIV_FSYS0_VAL 0x0BB00000
  122. /* CLK_DIV_CPU1 */
  123. #define HPM_RATIO 0x2
  124. #define COPY_RATIO 0x0
  125. /* CLK_DIV_CPU1 = 0x00000003 */
  126. #define CLK_DIV_CPU1_VAL ((HPM_RATIO << 4) \
  127. | (COPY_RATIO))
  128. /* CLK_SRC_CORE0 */
  129. #define CLK_SRC_CORE0_VAL 0x00000000
  130. /* CLK_SRC_CORE1 */
  131. #define CLK_SRC_CORE1_VAL 0x100
  132. /* CLK_DIV_CORE0 */
  133. #define CLK_DIV_CORE0_VAL 0x00120000
  134. /* CLK_DIV_CORE1 */
  135. #define CLK_DIV_CORE1_VAL 0x07070700
  136. /* CLK_DIV_SYSRGT */
  137. #define CLK_DIV_SYSRGT_VAL 0x00000111
  138. /* CLK_DIV_ACP */
  139. #define CLK_DIV_ACP_VAL 0x12
  140. /* CLK_DIV_SYSLFT */
  141. #define CLK_DIV_SYSLFT_VAL 0x00000311
  142. /* CLK_SRC_CDREX */
  143. #define CLK_SRC_CDREX_VAL 0x1
  144. /* CLK_DIV_CDREX */
  145. #define MCLK_CDREX2_RATIO 0x0
  146. #define ACLK_EFCON_RATIO 0x1
  147. #define MCLK_DPHY_RATIO 0x1
  148. #define MCLK_CDREX_RATIO 0x1
  149. #define ACLK_C2C_200_RATIO 0x1
  150. #define C2C_CLK_400_RATIO 0x1
  151. #define PCLK_CDREX_RATIO 0x1
  152. #define ACLK_CDREX_RATIO 0x1
  153. #define CLK_DIV_CDREX_VAL ((MCLK_DPHY_RATIO << 24) \
  154. | (C2C_CLK_400_RATIO << 6) \
  155. | (PCLK_CDREX_RATIO << 4) \
  156. | (ACLK_CDREX_RATIO))
  157. /* CLK_SRC_TOP0 */
  158. #define MUX_ACLK_300_GSCL_SEL 0x0
  159. #define MUX_ACLK_300_GSCL_MID_SEL 0x0
  160. #define MUX_ACLK_400_G3D_MID_SEL 0x0
  161. #define MUX_ACLK_333_SEL 0x0
  162. #define MUX_ACLK_300_DISP1_SEL 0x0
  163. #define MUX_ACLK_300_DISP1_MID_SEL 0x0
  164. #define MUX_ACLK_200_SEL 0x0
  165. #define MUX_ACLK_166_SEL 0x0
  166. #define CLK_SRC_TOP0_VAL ((MUX_ACLK_300_GSCL_SEL << 25) \
  167. | (MUX_ACLK_300_GSCL_MID_SEL << 24) \
  168. | (MUX_ACLK_400_G3D_MID_SEL << 20) \
  169. | (MUX_ACLK_333_SEL << 16) \
  170. | (MUX_ACLK_300_DISP1_SEL << 15) \
  171. | (MUX_ACLK_300_DISP1_MID_SEL << 14) \
  172. | (MUX_ACLK_200_SEL << 12) \
  173. | (MUX_ACLK_166_SEL << 8))
  174. /* CLK_SRC_TOP1 */
  175. #define MUX_ACLK_400_G3D_SEL 0x1
  176. #define MUX_ACLK_400_ISP_SEL 0x0
  177. #define MUX_ACLK_400_IOP_SEL 0x0
  178. #define MUX_ACLK_MIPI_HSI_TXBASE_SEL 0x0
  179. #define MUX_ACLK_300_GSCL_MID1_SEL 0x0
  180. #define MUX_ACLK_300_DISP1_MID1_SEL 0x0
  181. #define CLK_SRC_TOP1_VAL ((MUX_ACLK_400_G3D_SEL << 28) \
  182. |(MUX_ACLK_400_ISP_SEL << 24) \
  183. |(MUX_ACLK_400_IOP_SEL << 20) \
  184. |(MUX_ACLK_MIPI_HSI_TXBASE_SEL << 16) \
  185. |(MUX_ACLK_300_GSCL_MID1_SEL << 12) \
  186. |(MUX_ACLK_300_DISP1_MID1_SEL << 8))
  187. /* CLK_SRC_TOP2 */
  188. #define MUX_GPLL_SEL 0x1
  189. #define MUX_BPLL_USER_SEL 0x0
  190. #define MUX_MPLL_USER_SEL 0x0
  191. #define MUX_VPLL_SEL 0x1
  192. #define MUX_EPLL_SEL 0x1
  193. #define MUX_CPLL_SEL 0x1
  194. #define VPLLSRC_SEL 0x0
  195. #define CLK_SRC_TOP2_VAL ((MUX_GPLL_SEL << 28) \
  196. | (MUX_BPLL_USER_SEL << 24) \
  197. | (MUX_MPLL_USER_SEL << 20) \
  198. | (MUX_VPLL_SEL << 16) \
  199. | (MUX_EPLL_SEL << 12) \
  200. | (MUX_CPLL_SEL << 8) \
  201. | (VPLLSRC_SEL))
  202. /* CLK_SRC_TOP3 */
  203. #define MUX_ACLK_333_SUB_SEL 0x1
  204. #define MUX_ACLK_400_SUB_SEL 0x1
  205. #define MUX_ACLK_266_ISP_SUB_SEL 0x1
  206. #define MUX_ACLK_266_GPS_SUB_SEL 0x0
  207. #define MUX_ACLK_300_GSCL_SUB_SEL 0x1
  208. #define MUX_ACLK_266_GSCL_SUB_SEL 0x1
  209. #define MUX_ACLK_300_DISP1_SUB_SEL 0x1
  210. #define MUX_ACLK_200_DISP1_SUB_SEL 0x1
  211. #define CLK_SRC_TOP3_VAL ((MUX_ACLK_333_SUB_SEL << 24) \
  212. | (MUX_ACLK_400_SUB_SEL << 20) \
  213. | (MUX_ACLK_266_ISP_SUB_SEL << 16) \
  214. | (MUX_ACLK_266_GPS_SUB_SEL << 12) \
  215. | (MUX_ACLK_300_GSCL_SUB_SEL << 10) \
  216. | (MUX_ACLK_266_GSCL_SUB_SEL << 8) \
  217. | (MUX_ACLK_300_DISP1_SUB_SEL << 6) \
  218. | (MUX_ACLK_200_DISP1_SUB_SEL << 4))
  219. /* CLK_DIV_TOP0 */
  220. #define ACLK_300_DISP1_RATIO 0x2
  221. #define ACLK_400_G3D_RATIO 0x0
  222. #define ACLK_333_RATIO 0x0
  223. #define ACLK_266_RATIO 0x2
  224. #define ACLK_200_RATIO 0x3
  225. #define ACLK_166_RATIO 0x1
  226. #define ACLK_133_RATIO 0x1
  227. #define ACLK_66_RATIO 0x5
  228. #define CLK_DIV_TOP0_VAL ((ACLK_300_DISP1_RATIO << 28) \
  229. | (ACLK_400_G3D_RATIO << 24) \
  230. | (ACLK_333_RATIO << 20) \
  231. | (ACLK_266_RATIO << 16) \
  232. | (ACLK_200_RATIO << 12) \
  233. | (ACLK_166_RATIO << 8) \
  234. | (ACLK_133_RATIO << 4) \
  235. | (ACLK_66_RATIO))
  236. /* CLK_DIV_TOP1 */
  237. #define ACLK_MIPI_HSI_TX_BASE_RATIO 0x3
  238. #define ACLK_66_PRE_RATIO 0x1
  239. #define ACLK_400_ISP_RATIO 0x1
  240. #define ACLK_400_IOP_RATIO 0x1
  241. #define ACLK_300_GSCL_RATIO 0x2
  242. #define CLK_DIV_TOP1_VAL ((ACLK_MIPI_HSI_TX_BASE_RATIO << 28) \
  243. | (ACLK_66_PRE_RATIO << 24) \
  244. | (ACLK_400_ISP_RATIO << 20) \
  245. | (ACLK_400_IOP_RATIO << 16) \
  246. | (ACLK_300_GSCL_RATIO << 12))
  247. /* APLL_LOCK */
  248. #define APLL_LOCK_VAL (0x546)
  249. /* MPLL_LOCK */
  250. #define MPLL_LOCK_VAL (0x546)
  251. /* CPLL_LOCK */
  252. #define CPLL_LOCK_VAL (0x546)
  253. /* GPLL_LOCK */
  254. #define GPLL_LOCK_VAL (0x546)
  255. /* EPLL_LOCK */
  256. #define EPLL_LOCK_VAL (0x3A98)
  257. /* VPLL_LOCK */
  258. #define VPLL_LOCK_VAL (0x3A98)
  259. /* BPLL_LOCK */
  260. #define BPLL_LOCK_VAL (0x546)
  261. #define MUX_APLL_SEL_MASK (1 << 0)
  262. #define MUX_MPLL_SEL_MASK (1 << 8)
  263. #define MPLL_SEL_MOUT_MPLLFOUT (2 << 8)
  264. #define MUX_CPLL_SEL_MASK (1 << 8)
  265. #define MUX_EPLL_SEL_MASK (1 << 12)
  266. #define MUX_VPLL_SEL_MASK (1 << 16)
  267. #define MUX_GPLL_SEL_MASK (1 << 28)
  268. #define MUX_BPLL_SEL_MASK (1 << 0)
  269. #define MUX_HPM_SEL_MASK (1 << 20)
  270. #define HPM_SEL_SCLK_MPLL (1 << 21)
  271. #define APLL_CON0_LOCKED (1 << 29)
  272. #define MPLL_CON0_LOCKED (1 << 29)
  273. #define BPLL_CON0_LOCKED (1 << 29)
  274. #define CPLL_CON0_LOCKED (1 << 29)
  275. #define EPLL_CON0_LOCKED (1 << 29)
  276. #define GPLL_CON0_LOCKED (1 << 29)
  277. #define VPLL_CON0_LOCKED (1 << 29)
  278. #define CLK_REG_DISABLE 0x0
  279. #define TOP2_VAL 0x0110000
  280. /* CLK_SRC_PERIC0 */
  281. #define PWM_SEL 6
  282. #define UART3_SEL 6
  283. #define UART2_SEL 6
  284. #define UART1_SEL 6
  285. #define UART0_SEL 6
  286. /* SRC_CLOCK = SCLK_MPLL */
  287. #define CLK_SRC_PERIC0_VAL ((PWM_SEL << 24) \
  288. | (UART3_SEL << 12) \
  289. | (UART2_SEL << 8) \
  290. | (UART1_SEL << 4) \
  291. | (UART0_SEL))
  292. /* CLK_SRC_PERIC1 */
  293. /* SRC_CLOCK = SCLK_MPLL */
  294. #define SPI0_SEL 6
  295. #define SPI1_SEL 6
  296. #define SPI2_SEL 6
  297. #define CLK_SRC_PERIC1_VAL ((SPI2_SEL << 24) \
  298. | (SPI1_SEL << 20) \
  299. | (SPI0_SEL << 16))
  300. /* SCLK_SRC_ISP - set SPI0/1 to 6 = SCLK_MPLL_USER */
  301. #define SPI0_ISP_SEL 6
  302. #define SPI1_ISP_SEL 6
  303. #define SCLK_SRC_ISP_VAL (SPI1_ISP_SEL << 4) \
  304. | (SPI0_ISP_SEL << 0)
  305. /* SCLK_DIV_ISP - set SPI0/1 to 0xf = divide by 16 */
  306. #define SPI0_ISP_RATIO 0xf
  307. #define SPI1_ISP_RATIO 0xf
  308. #define SCLK_DIV_ISP_VAL (SPI1_ISP_RATIO << 12) \
  309. | (SPI0_ISP_RATIO << 0)
  310. /* CLK_DIV_PERIL0 */
  311. #define UART5_RATIO 7
  312. #define UART4_RATIO 7
  313. #define UART3_RATIO 7
  314. #define UART2_RATIO 7
  315. #define UART1_RATIO 7
  316. #define UART0_RATIO 7
  317. #define CLK_DIV_PERIC0_VAL ((UART3_RATIO << 12) \
  318. | (UART2_RATIO << 8) \
  319. | (UART1_RATIO << 4) \
  320. | (UART0_RATIO))
  321. /* CLK_DIV_PERIC1 */
  322. #define SPI1_RATIO 0x7
  323. #define SPI0_RATIO 0xf
  324. #define SPI1_SUB_RATIO 0x0
  325. #define SPI0_SUB_RATIO 0x0
  326. #define CLK_DIV_PERIC1_VAL ((SPI1_SUB_RATIO << 24) \
  327. | ((SPI1_RATIO << 16) \
  328. | (SPI0_SUB_RATIO << 8) \
  329. | (SPI0_RATIO << 0)))
  330. /* CLK_DIV_PERIC2 */
  331. #define SPI2_RATIO 0xf
  332. #define SPI2_SUB_RATIO 0x0
  333. #define CLK_DIV_PERIC2_VAL ((SPI2_SUB_RATIO << 8) \
  334. | (SPI2_RATIO << 0))
  335. /* CLK_DIV_PERIC3 */
  336. #define PWM_RATIO 8
  337. #define CLK_DIV_PERIC3_VAL (PWM_RATIO << 0)
  338. /* CLK_DIV_FSYS2 */
  339. #define MMC2_RATIO_MASK 0xf
  340. #define MMC2_RATIO_VAL 0x3
  341. #define MMC2_RATIO_OFFSET 0
  342. #define MMC2_PRE_RATIO_MASK 0xff
  343. #define MMC2_PRE_RATIO_VAL 0x9
  344. #define MMC2_PRE_RATIO_OFFSET 8
  345. #define MMC3_RATIO_MASK 0xf
  346. #define MMC3_RATIO_VAL 0x1
  347. #define MMC3_RATIO_OFFSET 16
  348. #define MMC3_PRE_RATIO_MASK 0xff
  349. #define MMC3_PRE_RATIO_VAL 0x0
  350. #define MMC3_PRE_RATIO_OFFSET 24
  351. /* CLK_SRC_LEX */
  352. #define CLK_SRC_LEX_VAL 0x0
  353. /* CLK_DIV_LEX */
  354. #define CLK_DIV_LEX_VAL 0x10
  355. /* CLK_DIV_R0X */
  356. #define CLK_DIV_R0X_VAL 0x10
  357. /* CLK_DIV_L0X */
  358. #define CLK_DIV_R1X_VAL 0x10
  359. /* CLK_DIV_ISP0 */
  360. #define CLK_DIV_ISP0_VAL 0x31
  361. /* CLK_DIV_ISP1 */
  362. #define CLK_DIV_ISP1_VAL 0x0
  363. /* CLK_DIV_ISP2 */
  364. #define CLK_DIV_ISP2_VAL 0x1
  365. /* CLK_SRC_DISP1_0 */
  366. #define CLK_SRC_DISP1_0_VAL 0x6
  367. /*
  368. * DIV_DISP1_0
  369. * For DP, divisor should be 2
  370. */
  371. #define CLK_DIV_DISP1_0_FIMD1 (2 << 0)
  372. /* CLK_GATE_IP_DISP1 */
  373. #define CLK_GATE_DP1_ALLOW (1 << 4)
  374. #define DDR3PHY_CTRL_PHY_RESET (1 << 0)
  375. #define DDR3PHY_CTRL_PHY_RESET_OFF (0 << 0)
  376. #define PHY_CON0_RESET_VAL 0x17020a40
  377. #define P0_CMD_EN (1 << 14)
  378. #define BYTE_RDLVL_EN (1 << 13)
  379. #define CTRL_SHGATE (1 << 8)
  380. #define PHY_CON1_RESET_VAL 0x09210100
  381. #define CTRL_GATEDURADJ_MASK (0xf << 20)
  382. #define PHY_CON2_RESET_VAL 0x00010004
  383. #define INIT_DESKEW_EN (1 << 6)
  384. #define RDLVL_GATE_EN (1 << 24)
  385. /*ZQ Configurations */
  386. #define PHY_CON16_RESET_VAL 0x08000304
  387. #define ZQ_CLK_DIV_EN (1 << 18)
  388. #define ZQ_MANUAL_STR (1 << 1)
  389. #define ZQ_DONE (1 << 0)
  390. #define CTRL_RDLVL_GATE_ENABLE 1
  391. #define CTRL_RDLVL_GATE_DISABLE 1
  392. /* Direct Command */
  393. #define DIRECT_CMD_NOP 0x07000000
  394. #define DIRECT_CMD_PALL 0x01000000
  395. #define DIRECT_CMD_ZQINIT 0x0a000000
  396. #define DIRECT_CMD_CHANNEL_SHIFT 28
  397. #define DIRECT_CMD_CHIP_SHIFT 20
  398. /* DMC PHY Control0 register */
  399. #define PHY_CONTROL0_RESET_VAL 0x0
  400. #define MEM_TERM_EN (1 << 31) /* Termination enable for memory */
  401. #define PHY_TERM_EN (1 << 30) /* Termination enable for PHY */
  402. #define DMC_CTRL_SHGATE (1 << 29) /* Duration of DQS gating signal */
  403. #define FP_RSYNC (1 << 3) /* Force DLL resyncronization */
  404. /* Driver strength for CK, CKE, CS & CA */
  405. #define IMP_OUTPUT_DRV_40_OHM 0x5
  406. #define IMP_OUTPUT_DRV_30_OHM 0x7
  407. #define CA_CK_DRVR_DS_OFFSET 9
  408. #define CA_CKE_DRVR_DS_OFFSET 6
  409. #define CA_CS_DRVR_DS_OFFSET 3
  410. #define CA_ADR_DRVR_DS_OFFSET 0
  411. #define PHY_CON42_CTRL_BSTLEN_SHIFT 8
  412. #define PHY_CON42_CTRL_RDLAT_SHIFT 0
  413. struct mem_timings;
  414. /* Errors that we can encourter in low-level setup */
  415. enum {
  416. SETUP_ERR_OK,
  417. SETUP_ERR_RDLV_COMPLETE_TIMEOUT = -1,
  418. SETUP_ERR_ZQ_CALIBRATION_FAILURE = -2,
  419. };
  420. /*
  421. * Memory variant specific initialization code
  422. *
  423. * @param mem Memory timings for this memory type.
  424. * @param mem_iv_size Memory interleaving size is a configurable parameter
  425. * which the DMC uses to decide how to split a memory
  426. * chunk into smaller chunks to support concurrent
  427. * accesses; may vary across boards.
  428. * @param reset Reset DDR PHY during initialization.
  429. * @return 0 if ok, SETUP_ERR_... if there is a problem
  430. */
  431. int ddr3_mem_ctrl_init(struct mem_timings *mem, unsigned long mem_iv_size,
  432. int reset);
  433. /*
  434. * Configure ZQ I/O interface
  435. *
  436. * @param mem Memory timings for this memory type.
  437. * @param phy0_ctrl Pointer to struct containing PHY0 control reg
  438. * @param phy1_ctrl Pointer to struct containing PHY1 control reg
  439. * @return 0 if ok, -1 on error
  440. */
  441. int dmc_config_zq(struct mem_timings *mem,
  442. struct exynos5_phy_control *phy0_ctrl,
  443. struct exynos5_phy_control *phy1_ctrl);
  444. /*
  445. * Send NOP and MRS/EMRS Direct commands
  446. *
  447. * @param mem Memory timings for this memory type.
  448. * @param dmc Pointer to struct of DMC registers
  449. */
  450. void dmc_config_mrs(struct mem_timings *mem, struct exynos5_dmc *dmc);
  451. /*
  452. * Send PALL Direct commands
  453. *
  454. * @param mem Memory timings for this memory type.
  455. * @param dmc Pointer to struct of DMC registers
  456. */
  457. void dmc_config_prech(struct mem_timings *mem, struct exynos5_dmc *dmc);
  458. /*
  459. * Configure the memconfig and membaseconfig registers
  460. *
  461. * @param mem Memory timings for this memory type.
  462. * @param exynos5_dmc Pointer to struct of DMC registers
  463. */
  464. void dmc_config_memory(struct mem_timings *mem, struct exynos5_dmc *dmc);
  465. /*
  466. * Reset the DLL. This function is common between DDR3 and LPDDR2.
  467. * However, the reset value is different. So we are passing a flag
  468. * ddr_mode to distinguish between LPDDR2 and DDR3.
  469. *
  470. * @param exynos5_dmc Pointer to struct of DMC registers
  471. * @param ddr_mode Type of DDR memory
  472. */
  473. void update_reset_dll(struct exynos5_dmc *, enum ddr_mode);
  474. #endif