hw_data.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630
  1. /*
  2. *
  3. * HW data initialization for OMAP5
  4. *
  5. * (C) Copyright 2013
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Sricharan R <r.sricharan@ti.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <palmas.h>
  30. #include <asm/arch/omap.h>
  31. #include <asm/arch/sys_proto.h>
  32. #include <asm/omap_common.h>
  33. #include <asm/arch/clock.h>
  34. #include <asm/omap_gpio.h>
  35. #include <asm/io.h>
  36. #include <asm/emif.h>
  37. struct prcm_regs const **prcm =
  38. (struct prcm_regs const **) OMAP_SRAM_SCRATCH_PRCM_PTR;
  39. struct dplls const **dplls_data =
  40. (struct dplls const **) OMAP_SRAM_SCRATCH_DPLLS_PTR;
  41. struct vcores_data const **omap_vcores =
  42. (struct vcores_data const **) OMAP_SRAM_SCRATCH_VCORES_PTR;
  43. struct omap_sys_ctrl_regs const **ctrl =
  44. (struct omap_sys_ctrl_regs const **)OMAP_SRAM_SCRATCH_SYS_CTRL;
  45. /* OPP HIGH FREQUENCY for ES2.0 */
  46. static const struct dpll_params mpu_dpll_params_1_5ghz[NUM_SYS_CLKS] = {
  47. {125, 0, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  48. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  49. {625, 6, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  50. {625, 7, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  51. {750, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  52. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  53. {625, 15, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  54. };
  55. /* OPP NOM FREQUENCY for ES2.0, OPP HIGH for ES1.0 */
  56. static const struct dpll_params mpu_dpll_params_1100mhz[NUM_SYS_CLKS] = {
  57. {275, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  58. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  59. {1375, 20, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  60. {1375, 23, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  61. {550, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  62. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  63. {1375, 47, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  64. };
  65. /* OPP NOM FREQUENCY for ES1.0 */
  66. static const struct dpll_params mpu_dpll_params_800mhz[NUM_SYS_CLKS] = {
  67. {200, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  68. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  69. {1000, 20, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  70. {375, 8, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  71. {400, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  72. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  73. {375, 17, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  74. };
  75. /* OPP LOW FREQUENCY for ES1.0 */
  76. static const struct dpll_params mpu_dpll_params_400mhz[NUM_SYS_CLKS] = {
  77. {200, 2, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  78. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  79. {1000, 20, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  80. {375, 8, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  81. {400, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  82. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  83. {375, 17, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  84. };
  85. /* OPP LOW FREQUENCY for ES2.0 */
  86. static const struct dpll_params mpu_dpll_params_499mhz[NUM_SYS_CLKS] = {
  87. {499, 11, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  88. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  89. {297, 9, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  90. {493, 18, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  91. {499, 25, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  92. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  93. {493, 37, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  94. };
  95. static const struct dpll_params mpu_dpll_params_1ghz[NUM_SYS_CLKS] = {
  96. {250, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  97. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  98. {119, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  99. {625, 11, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  100. {500, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  101. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  102. {625, 23, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
  103. {50, 0, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 20 MHz */
  104. };
  105. static const struct dpll_params
  106. core_dpll_params_2128mhz_ddr532[NUM_SYS_CLKS] = {
  107. {266, 2, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1}, /* 12 MHz */
  108. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  109. {443, 6, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1}, /* 16.8 MHz */
  110. {277, 4, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1}, /* 19.2 MHz */
  111. {368, 8, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1}, /* 26 MHz */
  112. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  113. {277, 9, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1} /* 38.4 MHz */
  114. };
  115. static const struct dpll_params
  116. core_dpll_params_2128mhz_ddr532_es2[NUM_SYS_CLKS] = {
  117. {266, 2, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6}, /* 12 MHz */
  118. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  119. {443, 6, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6}, /* 16.8 MHz */
  120. {277, 4, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6}, /* 19.2 MHz */
  121. {368, 8, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6}, /* 26 MHz */
  122. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  123. {277, 9, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6} /* 38.4 MHz */
  124. };
  125. static const struct dpll_params
  126. core_dpll_params_2128mhz_ddr532_dra7xx[NUM_SYS_CLKS] = {
  127. {266, 2, 2, -1, -1, 4, 62, 5, -1, 5, 7, 6}, /* 12 MHz */
  128. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  129. {443, 6, 2, -1, -1, 4, 62, 5, -1, 5, 7, 6}, /* 16.8 MHz */
  130. {277, 4, 2, -1, -1, 4, 62, 5, -1, 5, 7, 6}, /* 19.2 MHz */
  131. {368, 8, 2, -1, -1, 4, 62, 5, -1, 5, 7, 6}, /* 26 MHz */
  132. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  133. {277, 9, 2, -1, -1, 4, 62, 5, -1, 5, 7, 6}, /* 38.4 MHz */
  134. {266, 4, 2, -1, -1, 4, 62, 5, -1, 5, 7, 6} /* 20 MHz */
  135. };
  136. static const struct dpll_params
  137. core_dpll_params_2128mhz_ddr266[NUM_SYS_CLKS] = {
  138. {266, 2, 4, 8, 8, 8, 62, 10, -1, 10, 14, -1}, /* 12 MHz */
  139. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  140. {443, 6, 4, 8, 8, 8, 62, 10, -1, 10, 14, -1}, /* 16.8 MHz */
  141. {277, 4, 4, 8, 8, 8, 62, 10, -1, 10, 14, -1}, /* 19.2 MHz */
  142. {368, 8, 4, 8, 8, 8, 62, 10, -1, 10, 14, -1}, /* 26 MHz */
  143. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  144. {277, 9, 4, 8, 8, 8, 62, 10, -1, 10, 14, -1} /* 38.4 MHz */
  145. };
  146. static const struct dpll_params
  147. core_dpll_params_2128mhz_ddr266_es2[NUM_SYS_CLKS] = {
  148. {266, 2, 4, 8, 8, 8, 62, 5, 12, 10, 14, 12}, /* 12 MHz */
  149. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  150. {443, 6, 4, 8, 8, 8, 62, 5, 12, 10, 14, 12}, /* 16.8 MHz */
  151. {277, 4, 4, 8, 8, 8, 62, 5, 12, 10, 14, 12}, /* 19.2 MHz */
  152. {368, 8, 4, 8, 8, 8, 62, 5, 12, 10, 14, 12}, /* 26 MHz */
  153. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  154. {277, 9, 4, 8, 8, 8, 62, 5, 12, 10, 14, 12} /* 38.4 MHz */
  155. };
  156. static const struct dpll_params per_dpll_params_768mhz[NUM_SYS_CLKS] = {
  157. {32, 0, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1}, /* 12 MHz */
  158. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  159. {160, 6, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1}, /* 16.8 MHz */
  160. {20, 0, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1}, /* 19.2 MHz */
  161. {192, 12, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1}, /* 26 MHz */
  162. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  163. {10, 0, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1} /* 38.4 MHz */
  164. };
  165. static const struct dpll_params per_dpll_params_768mhz_es2[NUM_SYS_CLKS] = {
  166. {32, 0, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1}, /* 12 MHz */
  167. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  168. {160, 6, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1}, /* 16.8 MHz */
  169. {20, 0, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1}, /* 19.2 MHz */
  170. {192, 12, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1}, /* 26 MHz */
  171. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  172. {10, 0, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1} /* 38.4 MHz */
  173. };
  174. static const struct dpll_params per_dpll_params_768mhz_dra7xx[NUM_SYS_CLKS] = {
  175. {32, 0, 4, -1, 3, 4, 10, 2, -1, -1, -1, -1}, /* 12 MHz */
  176. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  177. {160, 6, 4, -1, 3, 4, 10, 2, -1, -1, -1, -1}, /* 16.8 MHz */
  178. {20, 0, 4, -1, 3, 4, 10, 2, -1, -1, -1, -1}, /* 19.2 MHz */
  179. {192, 12, 4, -1, 3, 4, 10, 2, -1, -1, -1, -1}, /* 26 MHz */
  180. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  181. {10, 0, 4, -1, 3, 4, 10, 2, -1, -1, -1, -1}, /* 38.4 MHz */
  182. {96, 4, 4, -1, 3, 4, 10, 2, -1, -1, -1, -1} /* 20 MHz */
  183. };
  184. static const struct dpll_params iva_dpll_params_2330mhz[NUM_SYS_CLKS] = {
  185. {1165, 11, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  186. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  187. {208, 2, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  188. {182, 2, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  189. {224, 4, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  190. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  191. {91, 2, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  192. };
  193. /* ABE M & N values with sys_clk as source */
  194. static const struct dpll_params
  195. abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
  196. {49, 5, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  197. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  198. {35, 5, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  199. {46, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  200. {34, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  201. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  202. {64, 24, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  203. };
  204. /* ABE M & N values with 32K clock as source */
  205. static const struct dpll_params abe_dpll_params_32k_196608khz = {
  206. 750, 0, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1
  207. };
  208. static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
  209. {400, 4, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  210. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  211. {400, 6, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  212. {400, 7, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  213. {480, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  214. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  215. {400, 15, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
  216. {48, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 20 MHz */
  217. };
  218. static const struct dpll_params ddr_dpll_params_1066mhz[NUM_SYS_CLKS] = {
  219. {533, 11, 1, 1, 4, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  220. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  221. {222, 6, 1, 1, 4, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  222. {111, 3, 1, 1, 4, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  223. {41, 1, 1, 1, 4, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  224. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  225. {347, 24, 1, 1, 4, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
  226. {533, 19, 1, 1, 4, -1, -1, -1, -1, -1, -1, -1} /* 20 MHz */
  227. };
  228. struct dplls omap5_dplls_es1 = {
  229. .mpu = mpu_dpll_params_800mhz,
  230. .core = core_dpll_params_2128mhz_ddr532,
  231. .per = per_dpll_params_768mhz,
  232. .iva = iva_dpll_params_2330mhz,
  233. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  234. .abe = abe_dpll_params_sysclk_196608khz,
  235. #else
  236. .abe = &abe_dpll_params_32k_196608khz,
  237. #endif
  238. .usb = usb_dpll_params_1920mhz,
  239. .ddr = NULL
  240. };
  241. struct dplls omap5_dplls_es2 = {
  242. .mpu = mpu_dpll_params_1100mhz,
  243. .core = core_dpll_params_2128mhz_ddr532_es2,
  244. .per = per_dpll_params_768mhz_es2,
  245. .iva = iva_dpll_params_2330mhz,
  246. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  247. .abe = abe_dpll_params_sysclk_196608khz,
  248. #else
  249. .abe = &abe_dpll_params_32k_196608khz,
  250. #endif
  251. .usb = usb_dpll_params_1920mhz,
  252. .ddr = NULL
  253. };
  254. struct dplls dra7xx_dplls = {
  255. .mpu = mpu_dpll_params_1ghz,
  256. .core = core_dpll_params_2128mhz_ddr532_dra7xx,
  257. .per = per_dpll_params_768mhz_dra7xx,
  258. .usb = usb_dpll_params_1920mhz,
  259. .ddr = ddr_dpll_params_1066mhz,
  260. };
  261. struct pmic_data palmas = {
  262. .base_offset = PALMAS_SMPS_BASE_VOLT_UV,
  263. .step = 10000, /* 10 mV represented in uV */
  264. /*
  265. * Offset codes 1-6 all give the base voltage in Palmas
  266. * Offset code 0 switches OFF the SMPS
  267. */
  268. .start_code = 6,
  269. .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
  270. .pmic_bus_init = sri2c_init,
  271. .pmic_write = omap_vc_bypass_send_value,
  272. };
  273. struct pmic_data tps659038 = {
  274. .base_offset = PALMAS_SMPS_BASE_VOLT_UV,
  275. .step = 10000, /* 10 mV represented in uV */
  276. /*
  277. * Offset codes 1-6 all give the base voltage in Palmas
  278. * Offset code 0 switches OFF the SMPS
  279. */
  280. .start_code = 6,
  281. .i2c_slave_addr = TPS659038_I2C_SLAVE_ADDR,
  282. .pmic_bus_init = gpi2c_init,
  283. .pmic_write = palmas_i2c_write_u8,
  284. };
  285. struct vcores_data omap5430_volts = {
  286. .mpu.value = VDD_MPU,
  287. .mpu.addr = SMPS_REG_ADDR_12_MPU,
  288. .mpu.pmic = &palmas,
  289. .core.value = VDD_CORE,
  290. .core.addr = SMPS_REG_ADDR_8_CORE,
  291. .core.pmic = &palmas,
  292. .mm.value = VDD_MM,
  293. .mm.addr = SMPS_REG_ADDR_45_IVA,
  294. .mm.pmic = &palmas,
  295. };
  296. struct vcores_data omap5430_volts_es2 = {
  297. .mpu.value = VDD_MPU_ES2,
  298. .mpu.addr = SMPS_REG_ADDR_12_MPU,
  299. .mpu.pmic = &palmas,
  300. .core.value = VDD_CORE_ES2,
  301. .core.addr = SMPS_REG_ADDR_8_CORE,
  302. .core.pmic = &palmas,
  303. .mm.value = VDD_MM_ES2,
  304. .mm.addr = SMPS_REG_ADDR_45_IVA,
  305. .mm.pmic = &palmas,
  306. };
  307. struct vcores_data dra752_volts = {
  308. .mpu.value = VDD_MPU_DRA752,
  309. .mpu.addr = TPS659038_REG_ADDR_SMPS12_MPU,
  310. .mpu.pmic = &tps659038,
  311. .eve.value = VDD_EVE_DRA752,
  312. .eve.addr = TPS659038_REG_ADDR_SMPS45_EVE,
  313. .eve.pmic = &tps659038,
  314. .gpu.value = VDD_GPU_DRA752,
  315. .gpu.addr = TPS659038_REG_ADDR_SMPS6_GPU,
  316. .gpu.pmic = &tps659038,
  317. .core.value = VDD_CORE_DRA752,
  318. .core.addr = TPS659038_REG_ADDR_SMPS7_CORE,
  319. .core.pmic = &tps659038,
  320. .iva.value = VDD_IVA_DRA752,
  321. .iva.addr = TPS659038_REG_ADDR_SMPS8_IVA,
  322. .iva.pmic = &tps659038,
  323. };
  324. /*
  325. * Enable essential clock domains, modules and
  326. * do some additional special settings needed
  327. */
  328. void enable_basic_clocks(void)
  329. {
  330. u32 const clk_domains_essential[] = {
  331. (*prcm)->cm_l4per_clkstctrl,
  332. (*prcm)->cm_l3init_clkstctrl,
  333. (*prcm)->cm_memif_clkstctrl,
  334. (*prcm)->cm_l4cfg_clkstctrl,
  335. 0
  336. };
  337. u32 const clk_modules_hw_auto_essential[] = {
  338. (*prcm)->cm_l3_gpmc_clkctrl,
  339. (*prcm)->cm_memif_emif_1_clkctrl,
  340. (*prcm)->cm_memif_emif_2_clkctrl,
  341. (*prcm)->cm_l4cfg_l4_cfg_clkctrl,
  342. (*prcm)->cm_wkup_gpio1_clkctrl,
  343. (*prcm)->cm_l4per_gpio2_clkctrl,
  344. (*prcm)->cm_l4per_gpio3_clkctrl,
  345. (*prcm)->cm_l4per_gpio4_clkctrl,
  346. (*prcm)->cm_l4per_gpio5_clkctrl,
  347. (*prcm)->cm_l4per_gpio6_clkctrl,
  348. 0
  349. };
  350. u32 const clk_modules_explicit_en_essential[] = {
  351. (*prcm)->cm_wkup_gptimer1_clkctrl,
  352. (*prcm)->cm_l3init_hsmmc1_clkctrl,
  353. (*prcm)->cm_l3init_hsmmc2_clkctrl,
  354. (*prcm)->cm_l4per_gptimer2_clkctrl,
  355. (*prcm)->cm_wkup_wdtimer2_clkctrl,
  356. (*prcm)->cm_l4per_uart3_clkctrl,
  357. (*prcm)->cm_l4per_i2c1_clkctrl,
  358. 0
  359. };
  360. /* Enable optional additional functional clock for GPIO4 */
  361. setbits_le32((*prcm)->cm_l4per_gpio4_clkctrl,
  362. GPIO4_CLKCTRL_OPTFCLKEN_MASK);
  363. /* Enable 96 MHz clock for MMC1 & MMC2 */
  364. setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
  365. HSMMC_CLKCTRL_CLKSEL_MASK);
  366. setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
  367. HSMMC_CLKCTRL_CLKSEL_MASK);
  368. /* Set the correct clock dividers for mmc */
  369. setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
  370. HSMMC_CLKCTRL_CLKSEL_DIV_MASK);
  371. setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
  372. HSMMC_CLKCTRL_CLKSEL_DIV_MASK);
  373. /* Select 32KHz clock as the source of GPTIMER1 */
  374. setbits_le32((*prcm)->cm_wkup_gptimer1_clkctrl,
  375. GPTIMER1_CLKCTRL_CLKSEL_MASK);
  376. do_enable_clocks(clk_domains_essential,
  377. clk_modules_hw_auto_essential,
  378. clk_modules_explicit_en_essential,
  379. 1);
  380. /* Enable SCRM OPT clocks for PER and CORE dpll */
  381. setbits_le32((*prcm)->cm_wkupaon_scrm_clkctrl,
  382. OPTFCLKEN_SCRM_PER_MASK);
  383. setbits_le32((*prcm)->cm_wkupaon_scrm_clkctrl,
  384. OPTFCLKEN_SCRM_CORE_MASK);
  385. }
  386. void enable_basic_uboot_clocks(void)
  387. {
  388. u32 const clk_domains_essential[] = {
  389. 0
  390. };
  391. u32 const clk_modules_hw_auto_essential[] = {
  392. (*prcm)->cm_l3init_hsusbtll_clkctrl,
  393. 0
  394. };
  395. u32 const clk_modules_explicit_en_essential[] = {
  396. (*prcm)->cm_l4per_mcspi1_clkctrl,
  397. (*prcm)->cm_l4per_i2c2_clkctrl,
  398. (*prcm)->cm_l4per_i2c3_clkctrl,
  399. (*prcm)->cm_l4per_i2c4_clkctrl,
  400. (*prcm)->cm_l4per_i2c5_clkctrl,
  401. (*prcm)->cm_l3init_hsusbhost_clkctrl,
  402. (*prcm)->cm_l3init_fsusb_clkctrl,
  403. 0
  404. };
  405. do_enable_clocks(clk_domains_essential,
  406. clk_modules_hw_auto_essential,
  407. clk_modules_explicit_en_essential,
  408. 1);
  409. }
  410. /*
  411. * Enable non-essential clock domains, modules and
  412. * do some additional special settings needed
  413. */
  414. void enable_non_essential_clocks(void)
  415. {
  416. u32 const clk_domains_non_essential[] = {
  417. (*prcm)->cm_mpu_m3_clkstctrl,
  418. (*prcm)->cm_ivahd_clkstctrl,
  419. (*prcm)->cm_dsp_clkstctrl,
  420. (*prcm)->cm_dss_clkstctrl,
  421. (*prcm)->cm_sgx_clkstctrl,
  422. (*prcm)->cm1_abe_clkstctrl,
  423. (*prcm)->cm_c2c_clkstctrl,
  424. (*prcm)->cm_cam_clkstctrl,
  425. (*prcm)->cm_dss_clkstctrl,
  426. (*prcm)->cm_sdma_clkstctrl,
  427. 0
  428. };
  429. u32 const clk_modules_hw_auto_non_essential[] = {
  430. (*prcm)->cm_mpu_m3_mpu_m3_clkctrl,
  431. (*prcm)->cm_ivahd_ivahd_clkctrl,
  432. (*prcm)->cm_ivahd_sl2_clkctrl,
  433. (*prcm)->cm_dsp_dsp_clkctrl,
  434. (*prcm)->cm_l3instr_l3_3_clkctrl,
  435. (*prcm)->cm_l3instr_l3_instr_clkctrl,
  436. (*prcm)->cm_l3instr_intrconn_wp1_clkctrl,
  437. (*prcm)->cm_l3init_hsi_clkctrl,
  438. (*prcm)->cm_l4per_hdq1w_clkctrl,
  439. 0
  440. };
  441. u32 const clk_modules_explicit_en_non_essential[] = {
  442. (*prcm)->cm1_abe_aess_clkctrl,
  443. (*prcm)->cm1_abe_pdm_clkctrl,
  444. (*prcm)->cm1_abe_dmic_clkctrl,
  445. (*prcm)->cm1_abe_mcasp_clkctrl,
  446. (*prcm)->cm1_abe_mcbsp1_clkctrl,
  447. (*prcm)->cm1_abe_mcbsp2_clkctrl,
  448. (*prcm)->cm1_abe_mcbsp3_clkctrl,
  449. (*prcm)->cm1_abe_slimbus_clkctrl,
  450. (*prcm)->cm1_abe_timer5_clkctrl,
  451. (*prcm)->cm1_abe_timer6_clkctrl,
  452. (*prcm)->cm1_abe_timer7_clkctrl,
  453. (*prcm)->cm1_abe_timer8_clkctrl,
  454. (*prcm)->cm1_abe_wdt3_clkctrl,
  455. (*prcm)->cm_l4per_gptimer9_clkctrl,
  456. (*prcm)->cm_l4per_gptimer10_clkctrl,
  457. (*prcm)->cm_l4per_gptimer11_clkctrl,
  458. (*prcm)->cm_l4per_gptimer3_clkctrl,
  459. (*prcm)->cm_l4per_gptimer4_clkctrl,
  460. (*prcm)->cm_l4per_mcspi2_clkctrl,
  461. (*prcm)->cm_l4per_mcspi3_clkctrl,
  462. (*prcm)->cm_l4per_mcspi4_clkctrl,
  463. (*prcm)->cm_l4per_mmcsd3_clkctrl,
  464. (*prcm)->cm_l4per_mmcsd4_clkctrl,
  465. (*prcm)->cm_l4per_mmcsd5_clkctrl,
  466. (*prcm)->cm_l4per_uart1_clkctrl,
  467. (*prcm)->cm_l4per_uart2_clkctrl,
  468. (*prcm)->cm_l4per_uart4_clkctrl,
  469. (*prcm)->cm_wkup_keyboard_clkctrl,
  470. (*prcm)->cm_wkup_wdtimer2_clkctrl,
  471. (*prcm)->cm_cam_iss_clkctrl,
  472. (*prcm)->cm_cam_fdif_clkctrl,
  473. (*prcm)->cm_dss_dss_clkctrl,
  474. (*prcm)->cm_sgx_sgx_clkctrl,
  475. 0
  476. };
  477. /* Enable optional functional clock for ISS */
  478. setbits_le32((*prcm)->cm_cam_iss_clkctrl, ISS_CLKCTRL_OPTFCLKEN_MASK);
  479. /* Enable all optional functional clocks of DSS */
  480. setbits_le32((*prcm)->cm_dss_dss_clkctrl, DSS_CLKCTRL_OPTFCLKEN_MASK);
  481. do_enable_clocks(clk_domains_non_essential,
  482. clk_modules_hw_auto_non_essential,
  483. clk_modules_explicit_en_non_essential,
  484. 0);
  485. /* Put camera module in no sleep mode */
  486. clrsetbits_le32((*prcm)->cm_cam_clkstctrl,
  487. MODULE_CLKCTRL_MODULEMODE_MASK,
  488. CD_CLKCTRL_CLKTRCTRL_NO_SLEEP <<
  489. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  490. }
  491. const struct ctrl_ioregs ioregs_omap5430 = {
  492. .ctrl_ddrch = DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
  493. .ctrl_lpddr2ch = DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN,
  494. .ctrl_ddrio_0 = DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL,
  495. .ctrl_ddrio_1 = DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL,
  496. .ctrl_ddrio_2 = DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL,
  497. };
  498. const struct ctrl_ioregs ioregs_omap5432_es1 = {
  499. .ctrl_ddrch = DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL,
  500. .ctrl_lpddr2ch = 0x0,
  501. .ctrl_ddr3ch = DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL,
  502. .ctrl_ddrio_0 = DDR_IO_0_VREF_CELLS_DDR3_VALUE,
  503. .ctrl_ddrio_1 = DDR_IO_1_VREF_CELLS_DDR3_VALUE,
  504. .ctrl_ddrio_2 = DDR_IO_2_VREF_CELLS_DDR3_VALUE,
  505. .ctrl_emif_sdram_config_ext = SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES,
  506. };
  507. const struct ctrl_ioregs ioregs_omap5432_es2 = {
  508. .ctrl_ddrch = DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2,
  509. .ctrl_lpddr2ch = 0x0,
  510. .ctrl_ddr3ch = DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2,
  511. .ctrl_ddrio_0 = DDR_IO_0_VREF_CELLS_DDR3_VALUE_ES2,
  512. .ctrl_ddrio_1 = DDR_IO_1_VREF_CELLS_DDR3_VALUE_ES2,
  513. .ctrl_ddrio_2 = DDR_IO_2_VREF_CELLS_DDR3_VALUE_ES2,
  514. .ctrl_emif_sdram_config_ext = SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES,
  515. };
  516. void hw_data_init(void)
  517. {
  518. u32 omap_rev = omap_revision();
  519. switch (omap_rev) {
  520. case OMAP5430_ES1_0:
  521. case OMAP5432_ES1_0:
  522. *prcm = &omap5_es1_prcm;
  523. *dplls_data = &omap5_dplls_es1;
  524. *omap_vcores = &omap5430_volts;
  525. *ctrl = &omap5_ctrl;
  526. break;
  527. case OMAP5430_ES2_0:
  528. case OMAP5432_ES2_0:
  529. *prcm = &omap5_es2_prcm;
  530. *dplls_data = &omap5_dplls_es2;
  531. *omap_vcores = &omap5430_volts_es2;
  532. *ctrl = &omap5_ctrl;
  533. break;
  534. case DRA752_ES1_0:
  535. *prcm = &dra7xx_prcm;
  536. *dplls_data = &dra7xx_dplls;
  537. *omap_vcores = &dra752_volts;
  538. *ctrl = &dra7xx_ctrl;
  539. break;
  540. default:
  541. printf("\n INVALID OMAP REVISION ");
  542. }
  543. }
  544. void get_ioregs(const struct ctrl_ioregs **regs)
  545. {
  546. u32 omap_rev = omap_revision();
  547. switch (omap_rev) {
  548. case OMAP5430_ES1_0:
  549. case OMAP5430_ES2_0:
  550. *regs = &ioregs_omap5430;
  551. break;
  552. case OMAP5432_ES1_0:
  553. *regs = &ioregs_omap5432_es1;
  554. break;
  555. case OMAP5432_ES2_0:
  556. case DRA752_ES1_0:
  557. *regs = &ioregs_omap5432_es2;
  558. break;
  559. default:
  560. printf("\n INVALID OMAP REVISION ");
  561. }
  562. }