CPU87.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
  33. #define CONFIG_CPU87 1 /* ...on a CPU87 board */
  34. #define CONFIG_PCI
  35. #define CONFIG_CPM2 1 /* Has a CPM2 */
  36. /*
  37. * select serial console configuration
  38. *
  39. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  40. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  41. * for SCC).
  42. *
  43. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  44. * defined elsewhere (for example, on the cogent platform, there are serial
  45. * ports on the motherboard which are used for the serial console - see
  46. * cogent/cma101/serial.[ch]).
  47. */
  48. #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
  49. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  50. #undef CONFIG_CONS_NONE /* define if console on something else*/
  51. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  52. #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
  53. #define CONFIG_BAUDRATE 230400
  54. #else
  55. #define CONFIG_BAUDRATE 9600
  56. #endif
  57. /*
  58. * select ethernet configuration
  59. *
  60. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  61. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  62. * for FCC)
  63. *
  64. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  65. * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
  66. */
  67. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  68. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  69. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  70. #define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
  71. #define CONFIG_HAS_ETH1 1
  72. #define CONFIG_HAS_ETH2 1
  73. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
  74. /*
  75. * - Rx-CLK is CLK11
  76. * - Tx-CLK is CLK12
  77. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  78. * - Enable Full Duplex in FSMR
  79. */
  80. # define CFG_CMXFCR_MASK (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
  81. # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
  82. # define CFG_CPMFCR_RAMTYPE 0
  83. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  84. #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
  85. /*
  86. * - Rx-CLK is CLK13
  87. * - Tx-CLK is CLK14
  88. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  89. * - Enable Full Duplex in FSMR
  90. */
  91. # define CFG_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
  92. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
  93. # define CFG_CPMFCR_RAMTYPE 0
  94. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  95. #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
  96. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  97. #define CONFIG_8260_CLKIN 100000000 /* in Hz */
  98. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  99. #define CONFIG_PREBOOT \
  100. "echo; " \
  101. "echo Type \"run flash_nfs\" to mount root filesystem over NFS; " \
  102. "echo"
  103. #undef CONFIG_BOOTARGS
  104. #define CONFIG_BOOTCOMMAND \
  105. "bootp; " \
  106. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  107. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  108. "bootm"
  109. /*-----------------------------------------------------------------------
  110. * I2C/EEPROM/RTC configuration
  111. */
  112. #define CONFIG_SOFT_I2C /* Software I2C support enabled */
  113. # define CFG_I2C_SPEED 50000
  114. # define CFG_I2C_SLAVE 0xFE
  115. /*
  116. * Software (bit-bang) I2C driver configuration
  117. */
  118. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  119. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  120. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  121. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  122. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  123. else iop->pdat &= ~0x00010000
  124. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  125. else iop->pdat &= ~0x00020000
  126. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  127. #define CONFIG_RTC_PCF8563
  128. #define CFG_I2C_RTC_ADDR 0x51
  129. #undef CONFIG_WATCHDOG /* watchdog disabled */
  130. /*-----------------------------------------------------------------------
  131. * Disk-On-Chip configuration
  132. */
  133. #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  134. #define CFG_DOC_SUPPORT_2000
  135. #define CFG_DOC_SUPPORT_MILLENNIUM
  136. /*-----------------------------------------------------------------------
  137. * Miscellaneous configuration options
  138. */
  139. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  140. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  141. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
  142. /*
  143. * Command line configuration.
  144. */
  145. #include <config_cmd_default.h>
  146. #define CONFIG_CMD_BEDBUG
  147. #define CONFIG_CMD_DATE
  148. #define CONFIG_CMD_DOC
  149. #define CONFIG_CMD_EEPROM
  150. #define CONFIG_CMD_I2C
  151. #ifdef CONFIG_PCI
  152. #define CONFIG_CMD_PCI
  153. #endif
  154. #define CFG_NAND_LEGACY
  155. /*
  156. * Miscellaneous configurable options
  157. */
  158. #define CFG_LONGHELP /* undef to save memory */
  159. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  160. #if defined(CONFIG_CMD_KGDB)
  161. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  162. #else
  163. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  164. #endif
  165. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  166. #define CFG_MAXARGS 16 /* max number of command args */
  167. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  168. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  169. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  170. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  171. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  172. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  173. #define CFG_RESET_ADDRESS 0xFFF00100 /* "bad" address */
  174. #define CONFIG_LOOPW
  175. /*
  176. * For booting Linux, the board info and command line data
  177. * have to be in the first 8 MB of memory, since this is
  178. * the maximum mapped by the Linux kernel during initialization.
  179. */
  180. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  181. /*-----------------------------------------------------------------------
  182. * Flash configuration
  183. */
  184. #define CFG_BOOTROM_BASE 0xFF800000
  185. #define CFG_BOOTROM_SIZE 0x00080000
  186. #define CFG_FLASH_BASE 0xFF000000
  187. #define CFG_FLASH_SIZE 0x00800000
  188. /*-----------------------------------------------------------------------
  189. * FLASH organization
  190. */
  191. #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
  192. #define CFG_MAX_FLASH_SECT 135 /* max num of sects on one chip */
  193. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  194. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  195. /*-----------------------------------------------------------------------
  196. * Other areas to be mapped
  197. */
  198. /* CS3: Dual ported SRAM */
  199. #define CFG_DPSRAM_BASE 0x40000000
  200. #define CFG_DPSRAM_SIZE 0x00100000
  201. /* CS4: DiskOnChip */
  202. #define CFG_DOC_BASE 0xF4000000
  203. #define CFG_DOC_SIZE 0x00100000
  204. /* CS5: FDC37C78 controller */
  205. #define CFG_FDC37C78_BASE 0xF1000000
  206. #define CFG_FDC37C78_SIZE 0x00100000
  207. /* CS6: Board configuration registers */
  208. #define CFG_BCRS_BASE 0xF2000000
  209. #define CFG_BCRS_SIZE 0x00010000
  210. /* CS7: VME Extended Access Range */
  211. #define CFG_VMEEAR_BASE 0x60000000
  212. #define CFG_VMEEAR_SIZE 0x01000000
  213. /* CS8: VME Standard Access Range */
  214. #define CFG_VMESAR_BASE 0xFE000000
  215. #define CFG_VMESAR_SIZE 0x01000000
  216. /* CS9: VME Short I/O Access Range */
  217. #define CFG_VMESIOAR_BASE 0xFD000000
  218. #define CFG_VMESIOAR_SIZE 0x01000000
  219. /*-----------------------------------------------------------------------
  220. * Hard Reset Configuration Words
  221. *
  222. * if you change bits in the HRCW, you must also change the CFG_*
  223. * defines for the various registers affected by the HRCW e.g. changing
  224. * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
  225. */
  226. #if defined(CONFIG_BOOT_ROM)
  227. #define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \
  228. HRCW_BPS01 | HRCW_CS10PC01)
  229. #else
  230. #define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | HRCW_CS10PC01)
  231. #endif
  232. /* no slaves so just fill with zeros */
  233. #define CFG_HRCW_SLAVE1 0
  234. #define CFG_HRCW_SLAVE2 0
  235. #define CFG_HRCW_SLAVE3 0
  236. #define CFG_HRCW_SLAVE4 0
  237. #define CFG_HRCW_SLAVE5 0
  238. #define CFG_HRCW_SLAVE6 0
  239. #define CFG_HRCW_SLAVE7 0
  240. /*-----------------------------------------------------------------------
  241. * Internal Memory Mapped Register
  242. */
  243. #define CFG_IMMR 0xF0000000
  244. /*-----------------------------------------------------------------------
  245. * Definitions for initial stack pointer and data area (in DPRAM)
  246. */
  247. #define CFG_INIT_RAM_ADDR CFG_IMMR
  248. #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
  249. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
  250. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  251. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  252. /*-----------------------------------------------------------------------
  253. * Start addresses for the final memory configuration
  254. * (Set up by the startup code)
  255. * Please note that CFG_SDRAM_BASE _must_ start at 0
  256. *
  257. * 60x SDRAM is mapped at CFG_SDRAM_BASE.
  258. */
  259. #define CFG_SDRAM_BASE 0x00000000
  260. #define CFG_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
  261. #define CFG_MONITOR_BASE TEXT_BASE
  262. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  263. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  264. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  265. # define CFG_RAMBOOT
  266. #endif
  267. #ifdef CONFIG_PCI
  268. #define CONFIG_PCI_PNP
  269. #define CONFIG_EEPRO100
  270. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  271. #endif
  272. #if 0
  273. /* environment is in Flash */
  274. #define CFG_ENV_IS_IN_FLASH 1
  275. #ifdef CONFIG_BOOT_ROM
  276. # define CFG_ENV_ADDR (CFG_FLASH_BASE+0x70000)
  277. # define CFG_ENV_SIZE 0x10000
  278. # define CFG_ENV_SECT_SIZE 0x10000
  279. #endif
  280. #else
  281. /* environment is in EEPROM */
  282. #define CFG_ENV_IS_IN_EEPROM 1
  283. #define CFG_I2C_EEPROM_ADDR 0x58 /* EEPROM X24C16 */
  284. #define CFG_I2C_EEPROM_ADDR_LEN 1
  285. /* mask of address bits that overflow into the "EEPROM chip address" */
  286. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  287. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  288. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  289. #define CFG_ENV_OFFSET 512
  290. #define CFG_ENV_SIZE (2048 - 512)
  291. #endif
  292. /*
  293. * Internal Definitions
  294. *
  295. * Boot Flags
  296. */
  297. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
  298. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  299. /*-----------------------------------------------------------------------
  300. * Cache Configuration
  301. */
  302. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  303. #if defined(CONFIG_CMD_KGDB)
  304. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  305. #endif
  306. /*-----------------------------------------------------------------------
  307. * HIDx - Hardware Implementation-dependent Registers 2-11
  308. *-----------------------------------------------------------------------
  309. * HID0 also contains cache control - initially enable both caches and
  310. * invalidate contents, then the final state leaves only the instruction
  311. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  312. * but Soft reset does not.
  313. *
  314. * HID1 has only read-only information - nothing to set.
  315. */
  316. #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\
  317. HID0_DCI|HID0_IFEM|HID0_ABE)
  318. #define CFG_HID0_FINAL (HID0_IFEM|HID0_ABE)
  319. #define CFG_HID2 0
  320. /*-----------------------------------------------------------------------
  321. * RMR - Reset Mode Register 5-5
  322. *-----------------------------------------------------------------------
  323. * turn on Checkstop Reset Enable
  324. */
  325. #define CFG_RMR RMR_CSRE
  326. /*-----------------------------------------------------------------------
  327. * BCR - Bus Configuration 4-25
  328. *-----------------------------------------------------------------------
  329. */
  330. #define BCR_APD01 0x10000000
  331. #define CFG_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
  332. /*-----------------------------------------------------------------------
  333. * SIUMCR - SIU Module Configuration 4-31
  334. *-----------------------------------------------------------------------
  335. */
  336. #define CFG_SIUMCR (SIUMCR_BBD|SIUMCR_DPPC00|SIUMCR_APPC10|\
  337. SIUMCR_CS10PC01|SIUMCR_BCTLC10)
  338. /*-----------------------------------------------------------------------
  339. * SYPCR - System Protection Control 4-35
  340. * SYPCR can only be written once after reset!
  341. *-----------------------------------------------------------------------
  342. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  343. */
  344. #if defined(CONFIG_WATCHDOG)
  345. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  346. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  347. #else
  348. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  349. SYPCR_SWRI|SYPCR_SWP)
  350. #endif /* CONFIG_WATCHDOG */
  351. /*-----------------------------------------------------------------------
  352. * TMCNTSC - Time Counter Status and Control 4-40
  353. *-----------------------------------------------------------------------
  354. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  355. * and enable Time Counter
  356. */
  357. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  358. /*-----------------------------------------------------------------------
  359. * PISCR - Periodic Interrupt Status and Control 4-42
  360. *-----------------------------------------------------------------------
  361. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  362. * Periodic timer
  363. */
  364. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  365. /*-----------------------------------------------------------------------
  366. * SCCR - System Clock Control 9-8
  367. *-----------------------------------------------------------------------
  368. * Ensure DFBRG is Divide by 16
  369. */
  370. #define CFG_SCCR SCCR_DFBRG01
  371. /*-----------------------------------------------------------------------
  372. * RCCR - RISC Controller Configuration 13-7
  373. *-----------------------------------------------------------------------
  374. */
  375. #define CFG_RCCR 0
  376. #define CFG_MIN_AM_MASK 0xC0000000
  377. /*
  378. * we use the same values for 32 MB, 128 MB and 256 MB SDRAM
  379. * refresh rate = 7.68 uS (100 MHz Bus Clock)
  380. */
  381. /*-----------------------------------------------------------------------
  382. * MPTPR - Memory Refresh Timer Prescaler Register 10-18
  383. *-----------------------------------------------------------------------
  384. */
  385. #define CFG_MPTPR 0x2000
  386. /*-----------------------------------------------------------------------
  387. * PSRT - Refresh Timer Register 10-16
  388. *-----------------------------------------------------------------------
  389. */
  390. #define CFG_PSRT 0x16
  391. /*-----------------------------------------------------------------------
  392. * PSRT - SDRAM Mode Register 10-10
  393. *-----------------------------------------------------------------------
  394. */
  395. /* SDRAM initialization values for 8-column chips
  396. */
  397. #define CFG_OR2_8COL (CFG_MIN_AM_MASK |\
  398. ORxS_BPD_4 |\
  399. ORxS_ROWST_PBI0_A9 |\
  400. ORxS_NUMR_12)
  401. #define CFG_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
  402. PSDMR_BSMA_A14_A16 |\
  403. PSDMR_SDA10_PBI0_A10 |\
  404. PSDMR_RFRC_7_CLK |\
  405. PSDMR_PRETOACT_2W |\
  406. PSDMR_ACTTORW_2W |\
  407. PSDMR_LDOTOPRE_1C |\
  408. PSDMR_WRC_1C |\
  409. PSDMR_CL_2)
  410. /* SDRAM initialization values for 9-column chips
  411. */
  412. #define CFG_OR2_9COL (CFG_MIN_AM_MASK |\
  413. ORxS_BPD_4 |\
  414. ORxS_ROWST_PBI0_A7 |\
  415. ORxS_NUMR_13)
  416. #define CFG_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
  417. PSDMR_BSMA_A13_A15 |\
  418. PSDMR_SDA10_PBI0_A9 |\
  419. PSDMR_RFRC_7_CLK |\
  420. PSDMR_PRETOACT_2W |\
  421. PSDMR_ACTTORW_2W |\
  422. PSDMR_LDOTOPRE_1C |\
  423. PSDMR_WRC_1C |\
  424. PSDMR_CL_2)
  425. /* SDRAM initialization values for 10-column chips
  426. */
  427. #define CFG_OR2_10COL (CFG_MIN_AM_MASK |\
  428. ORxS_BPD_4 |\
  429. ORxS_ROWST_PBI1_A4 |\
  430. ORxS_NUMR_13)
  431. #define CFG_PSDMR_10COL (PSDMR_PBI |\
  432. PSDMR_SDAM_A17_IS_A5 |\
  433. PSDMR_BSMA_A13_A15 |\
  434. PSDMR_SDA10_PBI1_A6 |\
  435. PSDMR_RFRC_7_CLK |\
  436. PSDMR_PRETOACT_2W |\
  437. PSDMR_ACTTORW_2W |\
  438. PSDMR_LDOTOPRE_1C |\
  439. PSDMR_WRC_1C |\
  440. PSDMR_CL_2)
  441. /*
  442. * Init Memory Controller:
  443. *
  444. * Bank Bus Machine PortSz Device
  445. * ---- --- ------- ------ ------
  446. * 0 60x GPCM 8 bit Boot ROM
  447. * 1 60x GPCM 64 bit FLASH
  448. * 2 60x SDRAM 64 bit SDRAM
  449. *
  450. */
  451. #define CFG_MRS_OFFS 0x00000000
  452. #ifdef CONFIG_BOOT_ROM
  453. /* Bank 0 - Boot ROM
  454. */
  455. #define CFG_BR0_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
  456. BRx_PS_8 |\
  457. BRx_MS_GPCM_P |\
  458. BRx_V)
  459. #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
  460. ORxG_CSNT |\
  461. ORxG_ACS_DIV1 |\
  462. ORxG_SCY_5_CLK |\
  463. ORxU_EHTR_8IDLE)
  464. /* Bank 1 - FLASH
  465. */
  466. #define CFG_BR1_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  467. BRx_PS_64 |\
  468. BRx_MS_GPCM_P |\
  469. BRx_V)
  470. #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
  471. ORxG_CSNT |\
  472. ORxG_ACS_DIV1 |\
  473. ORxG_SCY_5_CLK |\
  474. ORxU_EHTR_8IDLE)
  475. #else /* CONFIG_BOOT_ROM */
  476. /* Bank 0 - FLASH
  477. */
  478. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  479. BRx_PS_64 |\
  480. BRx_MS_GPCM_P |\
  481. BRx_V)
  482. #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
  483. ORxG_CSNT |\
  484. ORxG_ACS_DIV1 |\
  485. ORxG_SCY_5_CLK |\
  486. ORxU_EHTR_8IDLE)
  487. /* Bank 1 - Boot ROM
  488. */
  489. #define CFG_BR1_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
  490. BRx_PS_8 |\
  491. BRx_MS_GPCM_P |\
  492. BRx_V)
  493. #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
  494. ORxG_CSNT |\
  495. ORxG_ACS_DIV1 |\
  496. ORxG_SCY_5_CLK |\
  497. ORxU_EHTR_8IDLE)
  498. #endif /* CONFIG_BOOT_ROM */
  499. /* Bank 2 - 60x bus SDRAM
  500. */
  501. #ifndef CFG_RAMBOOT
  502. #define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
  503. BRx_PS_64 |\
  504. BRx_MS_SDRAM_P |\
  505. BRx_V)
  506. #define CFG_OR2_PRELIM CFG_OR2_8COL
  507. #define CFG_PSDMR CFG_PSDMR_8COL
  508. #endif /* CFG_RAMBOOT */
  509. /* Bank 3 - Dual Ported SRAM
  510. */
  511. #define CFG_BR3_PRELIM ((CFG_DPSRAM_BASE & BRx_BA_MSK) |\
  512. BRx_PS_16 |\
  513. BRx_MS_GPCM_P |\
  514. BRx_V)
  515. #define CFG_OR3_PRELIM (P2SZ_TO_AM(CFG_DPSRAM_SIZE) |\
  516. ORxG_CSNT |\
  517. ORxG_ACS_DIV1 |\
  518. ORxG_SCY_7_CLK |\
  519. ORxG_SETA)
  520. /* Bank 4 - DiskOnChip
  521. */
  522. #define CFG_BR4_PRELIM ((CFG_DOC_BASE & BRx_BA_MSK) |\
  523. BRx_PS_8 |\
  524. BRx_MS_GPCM_P |\
  525. BRx_V)
  526. #define CFG_OR4_PRELIM (P2SZ_TO_AM(CFG_DOC_SIZE) |\
  527. ORxG_CSNT |\
  528. ORxG_ACS_DIV2 |\
  529. ORxG_SCY_9_CLK |\
  530. ORxU_EHTR_8IDLE)
  531. /* Bank 5 - FDC37C78 controller
  532. */
  533. #define CFG_BR5_PRELIM ((CFG_FDC37C78_BASE & BRx_BA_MSK) |\
  534. BRx_PS_8 |\
  535. BRx_MS_GPCM_P |\
  536. BRx_V)
  537. #define CFG_OR5_PRELIM (P2SZ_TO_AM(CFG_FDC37C78_SIZE) |\
  538. ORxG_ACS_DIV2 |\
  539. ORxG_SCY_10_CLK |\
  540. ORxU_EHTR_8IDLE)
  541. /* Bank 6 - Board control registers
  542. */
  543. #define CFG_BR6_PRELIM ((CFG_BCRS_BASE & BRx_BA_MSK) |\
  544. BRx_PS_8 |\
  545. BRx_MS_GPCM_P |\
  546. BRx_V)
  547. #define CFG_OR6_PRELIM (P2SZ_TO_AM(CFG_BCRS_SIZE) |\
  548. ORxG_CSNT |\
  549. ORxG_SCY_7_CLK)
  550. /* Bank 7 - VME Extended Access Range
  551. */
  552. #define CFG_BR7_PRELIM ((CFG_VMEEAR_BASE & BRx_BA_MSK) |\
  553. BRx_PS_32 |\
  554. BRx_MS_GPCM_P |\
  555. BRx_V)
  556. #define CFG_OR7_PRELIM (P2SZ_TO_AM(CFG_VMEEAR_SIZE) |\
  557. ORxG_CSNT |\
  558. ORxG_ACS_DIV1 |\
  559. ORxG_SCY_7_CLK |\
  560. ORxG_SETA)
  561. /* Bank 8 - VME Standard Access Range
  562. */
  563. #define CFG_BR8_PRELIM ((CFG_VMESAR_BASE & BRx_BA_MSK) |\
  564. BRx_PS_16 |\
  565. BRx_MS_GPCM_P |\
  566. BRx_V)
  567. #define CFG_OR8_PRELIM (P2SZ_TO_AM(CFG_VMESAR_SIZE) |\
  568. ORxG_CSNT |\
  569. ORxG_ACS_DIV1 |\
  570. ORxG_SCY_7_CLK |\
  571. ORxG_SETA)
  572. /* Bank 9 - VME Short I/O Access Range
  573. */
  574. #define CFG_BR9_PRELIM ((CFG_VMESIOAR_BASE & BRx_BA_MSK) |\
  575. BRx_PS_16 |\
  576. BRx_MS_GPCM_P |\
  577. BRx_V)
  578. #define CFG_OR9_PRELIM (P2SZ_TO_AM(CFG_VMESIOAR_SIZE) |\
  579. ORxG_CSNT |\
  580. ORxG_ACS_DIV1 |\
  581. ORxG_SCY_7_CLK |\
  582. ORxG_SETA)
  583. #endif /* __CONFIG_H */