kwbimage.cfg 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. #
  2. # (C) Copyright 2010
  3. # Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. #
  5. # See file CREDITS for list of people who contributed to this
  6. # project.
  7. #
  8. # This program is free software; you can redistribute it and/or
  9. # modify it under the terms of the GNU General Public License as
  10. # published by the Free Software Foundation; either version 2 of
  11. # the License, or (at your option) any later version.
  12. #
  13. # This program is distributed in the hope that it will be useful,
  14. # but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. # MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. # GNU General Public License for more details.
  17. #
  18. # You should have received a copy of the GNU General Public License
  19. # along with this program; if not, write to the Free Software
  20. # Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  21. # MA 02110-1301 USA
  22. #
  23. # Refer docs/README.kwimage for more details about how-to configure
  24. # and create kirkwood boot image
  25. #
  26. # Boot Media configurations
  27. BOOT_FROM spi # Boot from SPI flash
  28. DATA 0xFFD10000 0x01111111 # MPP Control 0 Register
  29. # bit 3-0: MPPSel0 1, NF_IO[2]
  30. # bit 7-4: MPPSel1 1, NF_IO[3]
  31. # bit 12-8: MPPSel2 1, NF_IO[4]
  32. # bit 15-12: MPPSel3 1, NF_IO[5]
  33. # bit 19-16: MPPSel4 1, NF_IO[6]
  34. # bit 23-20: MPPSel5 1, NF_IO[7]
  35. # bit 27-24: MPPSel6 1, SYSRST_O
  36. # bit 31-28: MPPSel7 0, GPO[7]
  37. DATA 0xFFD10008 0x00001100 # MPP Control 2 Register
  38. # bit 3-0: MPPSel16 0, GPIO[16]
  39. # bit 7-4: MPPSel17 0, GPIO[17]
  40. # bit 12-8: MPPSel18 1, NF_IO[0]
  41. # bit 15-12: MPPSel19 1, NF_IO[1]
  42. # bit 19-16: MPPSel20 0, GPIO[20]
  43. # bit 23-20: MPPSel21 0, GPIO[21]
  44. # bit 27-24: MPPSel22 0, GPIO[22]
  45. # bit 31-28: MPPSel23 0, GPIO[23]
  46. DATA 0xFFD100E0 0x1B1B1B1B # IO Configuration 0 Register
  47. DATA 0xFFD20134 0xBBBBBBBB # L2 RAM Timing 0 Register
  48. DATA 0xFFD20138 0x00BBBBBB # L2 RAM Timing 1 Register
  49. DATA 0xFFD20154 0x00000200 # CPU RAM Management Control3 Register
  50. DATA 0xFFD2014C 0x00001C00 # CPU RAM Management Control1 Register
  51. DATA 0xFFD20148 0x00000001 # CPU RAM Management Control0 Register
  52. #Dram initalization
  53. DATA 0xFFD01400 0x43000400 # SDRAM Configuration Register
  54. # bit13-0: 0x400 (DDR2 clks refresh rate)
  55. # bit23-14: zero
  56. # bit24: 1= enable exit self refresh mode on DDR access
  57. # bit25: 1 required
  58. # bit29-26: zero
  59. # bit31-30: 01
  60. DATA 0xFFD01404 0x36343000 # DDR Controller Control Low
  61. # bit 3-0: 0 reserved
  62. # bit 4: 0=addr/cmd in smame cycle
  63. # bit 5: 0=clk is driven during self refresh, we don't care for APX
  64. # bit 6: 0=use recommended falling edge of clk for addr/cmd
  65. # bit14: 0=input buffer always powered up
  66. # bit18: 1=cpu lock transaction enabled
  67. # bit23-20: 3=recommended value for CL=3 and STARTBURST_DEL disabled bit31=0
  68. # bit27-24: 6= CL+3, STARTBURST sample stages, for freqs 400MHz, unbuffered DIMM
  69. # bit30-28: 3 required
  70. # bit31: 0=no additional STARTBURST delay
  71. DATA 0xFFD01408 0x2302544B # DDR Timing (Low) (active cycles value +1)
  72. # bit3-0: TRAS lsbs
  73. # bit7-4: TRCD
  74. # bit11- 8: TRP
  75. # bit15-12: TWR
  76. # bit19-16: TWTR
  77. # bit20: TRAS msb
  78. # bit23-21: 0x0
  79. # bit27-24: TRRD
  80. # bit31-28: TRTP
  81. DATA 0xFFD0140C 0x00000032 # DDR Timing (High)
  82. # bit6-0: TRFC
  83. # bit8-7: TR2R
  84. # bit10-9: TR2W
  85. # bit12-11: TW2W
  86. # bit31-13: zero required
  87. DATA 0xFFD01410 0x0000000D # DDR Address Control
  88. # bit1-0: 01, Cs0width=x16
  89. # bit3-2: 11, Cs0size=1Gb
  90. # bit5-4: 00, Cs2width=nonexistent
  91. # bit7-6: 00, Cs1size =nonexistent
  92. # bit9-8: 00, Cs2width=nonexistent
  93. # bit11-10: 00, Cs2size =nonexistent
  94. # bit13-12: 00, Cs3width=nonexistent
  95. # bit15-14: 00, Cs3size =nonexistent
  96. # bit16: 0, Cs0AddrSel
  97. # bit17: 0, Cs1AddrSel
  98. # bit18: 0, Cs2AddrSel
  99. # bit19: 0, Cs3AddrSel
  100. # bit31-20: 0 required
  101. DATA 0xFFD01414 0x00000000 # DDR Open Pages Control
  102. # bit0: 0, OpenPage enabled
  103. # bit31-1: 0 required
  104. DATA 0xFFD01418 0x00000000 # DDR Operation
  105. # bit3-0: 0x0, DDR cmd
  106. # bit31-4: 0 required
  107. DATA 0xFFD0141C 0x00000642 # DDR Mode
  108. DATA 0xFFD01420 0x00000040 # DDR Extended Mode
  109. # bit0: 0, DDR DLL enabled
  110. # bit1: 0, DDR drive strenght normal
  111. # bit2: 1, DDR ODT control lsd disabled
  112. # bit5-3: 000, required
  113. # bit6: 1, DDR ODT control msb, enabled
  114. # bit9-7: 000, required
  115. # bit10: 0, differential DQS enabled
  116. # bit11: 0, required
  117. # bit12: 0, DDR output buffer enabled
  118. # bit31-13: 0 required
  119. DATA 0xFFD01424 0x0000F07F # DDR Controller Control High
  120. # bit2-0: 111, required
  121. # bit3 : 1 , MBUS Burst Chop disabled
  122. # bit6-4: 111, required
  123. # bit7 : 0
  124. # bit8 : 0 , no sample stage
  125. # bit9 : 0 , no half clock cycle addition to dataout
  126. # bit10 : 0 , 1/4 clock cycle skew enabled for addr/ctl signals
  127. # bit11 : 0 , 1/4 clock cycle skew disabled for write mesh
  128. # bit15-12: 1111 required
  129. # bit31-16: 0 required
  130. DATA 0xFFD01500 0x00000000 # CS[0]n Base address to 0x0
  131. DATA 0xFFD01504 0x07FFFFF1 # CS[0]n Size
  132. # bit0: 1, Window enabled
  133. # bit1: 0, Write Protect disabled
  134. # bit3-2: 00, CS0 hit selected
  135. # bit23-4: ones, required
  136. # bit31-24: 0x07, Size (i.e. 128MB)
  137. DATA 0xFFD0150C 0x00000000 # CS[1]n Size, window disabled
  138. DATA 0xFFD01514 0x00000000 # CS[2]n Size, window disabled
  139. DATA 0xFFD0151C 0x00000000 # CS[3]n Size, window disabled
  140. DATA 0xFFD01494 0x00000000 # DDR ODT Control (Low)
  141. # bit3-0: 0, ODT0Rd, MODT[0] asserted during read from DRAM CS0
  142. # bit19-16:0, ODT0Wr, MODT[0] asserted during write to DRAM CS0
  143. DATA 0xFFD01498 0x00000000 # DDR ODT Control (High)
  144. # bit1-0: 00, ODT0 controlled by ODT Control (low) register above
  145. # bit3-2: 00, ODT1 controlled by register
  146. # bit31-4: zero, required
  147. DATA 0xFFD0149C 0x0000E90F # CPU ODT Control
  148. # bit3-0: F, ODT0Rd, Internal ODT asserted during read from DRAM bank0
  149. # bit7-4: 0, ODT0Wr, Internal ODT asserted during write to DRAM bank0
  150. # bit9-8: 1, ODTEn, never active
  151. # bit11-10:2, DQ_ODTSel. ODT select turned on, 75 ohm
  152. DATA 0xFFD01480 0x00000001 # DDR Initialization Control
  153. # bit0=1, enable DDR init upon this register write
  154. # End of Header extension
  155. DATA 0x0 0x0