da850evm.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  3. *
  4. * Based on davinci_dvevm.h. Original Copyrights follow:
  5. *
  6. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #ifndef __CONFIG_H
  23. #define __CONFIG_H
  24. /*
  25. * Board
  26. */
  27. #define CONFIG_DRIVER_TI_EMAC
  28. /* check if direct NOR boot config is used */
  29. #ifndef CONFIG_DIRECT_NOR_BOOT
  30. #define CONFIG_USE_SPIFLASH
  31. #endif
  32. /*
  33. * SoC Configuration
  34. */
  35. #define CONFIG_MACH_DAVINCI_DA850_EVM
  36. #define CONFIG_ARM926EJS /* arm926ejs CPU core */
  37. #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
  38. #define CONFIG_SOC_DA850 /* TI DA850 SoC */
  39. #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
  40. #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
  41. #define CONFIG_SYS_OSCIN_FREQ 24000000
  42. #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
  43. #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
  44. #define CONFIG_SYS_HZ 1000
  45. #define CONFIG_SYS_DA850_PLL_INIT
  46. #define CONFIG_SYS_DA850_DDR_INIT
  47. #ifdef CONFIG_DIRECT_NOR_BOOT
  48. #define CONFIG_ARCH_CPU_INIT
  49. #define CONFIG_DA8XX_GPIO
  50. #define CONFIG_SYS_TEXT_BASE 0x60000000
  51. #define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
  52. #define CONFIG_DA850_LOWLEVEL
  53. #else
  54. #define CONFIG_SYS_TEXT_BASE 0xc1080000
  55. #endif
  56. /*
  57. * Memory Info
  58. */
  59. #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
  60. #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
  61. #define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
  62. #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
  63. /* memtest start addr */
  64. #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
  65. /* memtest will be run on 16MB */
  66. #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
  67. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  68. #define CONFIG_STACKSIZE (256*1024) /* regular stack */
  69. #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
  70. DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
  71. DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
  72. DAVINCI_SYSCFG_SUSPSRC_UART2 | \
  73. DAVINCI_SYSCFG_SUSPSRC_EMAC | \
  74. DAVINCI_SYSCFG_SUSPSRC_I2C)
  75. /*
  76. * PLL configuration
  77. */
  78. #define CONFIG_SYS_DV_CLKMODE 0
  79. #define CONFIG_SYS_DA850_PLL0_POSTDIV 1
  80. #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
  81. #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
  82. #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002
  83. #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
  84. #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
  85. #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
  86. #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
  87. #define CONFIG_SYS_DA850_PLL1_POSTDIV 1
  88. #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
  89. #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
  90. #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
  91. #define CONFIG_SYS_DA850_PLL0_PLLM 24
  92. #define CONFIG_SYS_DA850_PLL1_PLLM 21
  93. /*
  94. * DDR2 memory configuration
  95. */
  96. #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
  97. DV_DDR_PHY_EXT_STRBEN | \
  98. (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
  99. #define CONFIG_SYS_DA850_DDR2_SDBCR ( \
  100. (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
  101. (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
  102. (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
  103. (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
  104. (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
  105. (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
  106. (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
  107. /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
  108. #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
  109. #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
  110. (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
  111. (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
  112. (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
  113. (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
  114. (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
  115. (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
  116. (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
  117. (0 << DV_DDR_SDTMR1_WTR_SHIFT))
  118. #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
  119. (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
  120. (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
  121. (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
  122. (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
  123. (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
  124. (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
  125. (0 << DV_DDR_SDTMR2_CKE_SHIFT))
  126. #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
  127. #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
  128. /*
  129. * Serial Driver info
  130. */
  131. #define CONFIG_SYS_NS16550
  132. #define CONFIG_SYS_NS16550_SERIAL
  133. #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
  134. #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
  135. #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
  136. #define CONFIG_CONS_INDEX 1 /* use UART0 for console */
  137. #define CONFIG_BAUDRATE 115200 /* Default baud rate */
  138. #define CONFIG_SPI
  139. #define CONFIG_SPI_FLASH
  140. #define CONFIG_SPI_FLASH_STMICRO
  141. #define CONFIG_SPI_FLASH_WINBOND
  142. #define CONFIG_DAVINCI_SPI
  143. #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
  144. #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
  145. #define CONFIG_SF_DEFAULT_SPEED 30000000
  146. #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
  147. #ifdef CONFIG_USE_SPIFLASH
  148. #define CONFIG_SPL_SPI_SUPPORT
  149. #define CONFIG_SPL_SPI_FLASH_SUPPORT
  150. #define CONFIG_SPL_SPI_LOAD
  151. #define CONFIG_SPL_SPI_BUS 0
  152. #define CONFIG_SPL_SPI_CS 0
  153. #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
  154. #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000
  155. #endif
  156. /*
  157. * I2C Configuration
  158. */
  159. #define CONFIG_HARD_I2C
  160. #define CONFIG_DRIVER_DAVINCI_I2C
  161. #define CONFIG_SYS_I2C_SPEED 25000
  162. #define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
  163. #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
  164. /*
  165. * Flash & Environment
  166. */
  167. #ifdef CONFIG_USE_NAND
  168. #undef CONFIG_ENV_IS_IN_FLASH
  169. #define CONFIG_NAND_DAVINCI
  170. #define CONFIG_SYS_NO_FLASH
  171. #define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
  172. #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
  173. #define CONFIG_ENV_SIZE (128 << 10)
  174. #define CONFIG_SYS_NAND_USE_FLASH_BBT
  175. #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
  176. #define CONFIG_SYS_NAND_PAGE_2K
  177. #define CONFIG_SYS_NAND_CS 3
  178. #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
  179. #define CONFIG_SYS_CLE_MASK 0x10
  180. #define CONFIG_SYS_ALE_MASK 0x8
  181. #undef CONFIG_SYS_NAND_HW_ECC
  182. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  183. #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
  184. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  185. #define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
  186. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
  187. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x28000
  188. #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
  189. #define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
  190. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
  191. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
  192. CONFIG_SYS_NAND_U_BOOT_SIZE - \
  193. CONFIG_SYS_MALLOC_LEN - \
  194. GENERATED_GBL_DATA_SIZE)
  195. #define CONFIG_SYS_NAND_ECCPOS { \
  196. 24, 25, 26, 27, 28, \
  197. 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
  198. 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
  199. 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
  200. 59, 60, 61, 62, 63 }
  201. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  202. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
  203. #define CONFIG_SYS_NAND_ECCSIZE 512
  204. #define CONFIG_SYS_NAND_ECCBYTES 10
  205. #define CONFIG_SYS_NAND_OOBSIZE 64
  206. #define CONFIG_SPL_NAND_SUPPORT
  207. #define CONFIG_SPL_NAND_SIMPLE
  208. #define CONFIG_SPL_NAND_LOAD
  209. #endif
  210. /*
  211. * Network & Ethernet Configuration
  212. */
  213. #ifdef CONFIG_DRIVER_TI_EMAC
  214. #define CONFIG_MII
  215. #define CONFIG_BOOTP_DEFAULT
  216. #define CONFIG_BOOTP_DNS
  217. #define CONFIG_BOOTP_DNS2
  218. #define CONFIG_BOOTP_SEND_HOSTNAME
  219. #define CONFIG_NET_RETRY_COUNT 10
  220. #endif
  221. #ifdef CONFIG_USE_NOR
  222. #define CONFIG_ENV_IS_IN_FLASH
  223. #define CONFIG_FLASH_CFI_DRIVER
  224. #define CONFIG_SYS_FLASH_CFI
  225. #define CONFIG_SYS_FLASH_PROTECTION
  226. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
  227. #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
  228. #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
  229. #define CONFIG_ENV_SIZE (10 << 10) /* 10KB */
  230. #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
  231. #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
  232. #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
  233. + 3)
  234. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
  235. #endif
  236. #ifdef CONFIG_USE_SPIFLASH
  237. #undef CONFIG_ENV_IS_IN_FLASH
  238. #undef CONFIG_ENV_IS_IN_NAND
  239. #define CONFIG_ENV_IS_IN_SPI_FLASH
  240. #define CONFIG_ENV_SIZE (64 << 10)
  241. #define CONFIG_ENV_OFFSET (256 << 10)
  242. #define CONFIG_ENV_SECT_SIZE (64 << 10)
  243. #define CONFIG_SYS_NO_FLASH
  244. #endif
  245. /*
  246. * U-Boot general configuration
  247. */
  248. #define CONFIG_MISC_INIT_R
  249. #define CONFIG_BOARD_EARLY_INIT_F
  250. #define CONFIG_BOOTFILE "uImage" /* Boot file name */
  251. #define CONFIG_SYS_PROMPT "U-Boot > " /* Command Prompt */
  252. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  253. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  254. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  255. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
  256. #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
  257. #define CONFIG_VERSION_VARIABLE
  258. #define CONFIG_AUTO_COMPLETE
  259. #define CONFIG_SYS_HUSH_PARSER
  260. #define CONFIG_CMDLINE_EDITING
  261. #define CONFIG_SYS_LONGHELP
  262. #define CONFIG_CRC32_VERIFY
  263. #define CONFIG_MX_CYCLIC
  264. /*
  265. * Linux Information
  266. */
  267. #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
  268. #define CONFIG_HWCONFIG /* enable hwconfig */
  269. #define CONFIG_CMDLINE_TAG
  270. #define CONFIG_REVISION_TAG
  271. #define CONFIG_SETUP_MEMORY_TAGS
  272. #define CONFIG_BOOTARGS \
  273. "mem=32M console=ttyS2,115200n8 root=/dev/mtdblock2 rw noinitrd ip=dhcp"
  274. #define CONFIG_BOOTDELAY 3
  275. #define CONFIG_EXTRA_ENV_SETTINGS "hwconfig=dsp:wake=yes"
  276. /*
  277. * U-Boot commands
  278. */
  279. #include <config_cmd_default.h>
  280. #define CONFIG_CMD_ENV
  281. #define CONFIG_CMD_ASKENV
  282. #define CONFIG_CMD_DHCP
  283. #define CONFIG_CMD_DIAG
  284. #define CONFIG_CMD_MII
  285. #define CONFIG_CMD_PING
  286. #define CONFIG_CMD_SAVES
  287. #define CONFIG_CMD_MEMORY
  288. #ifdef CONFIG_CMD_BDI
  289. #define CONFIG_CLOCKS
  290. #endif
  291. #ifndef CONFIG_DRIVER_TI_EMAC
  292. #undef CONFIG_CMD_NET
  293. #undef CONFIG_CMD_DHCP
  294. #undef CONFIG_CMD_MII
  295. #undef CONFIG_CMD_PING
  296. #endif
  297. #ifdef CONFIG_USE_NAND
  298. #undef CONFIG_CMD_FLASH
  299. #undef CONFIG_CMD_IMLS
  300. #define CONFIG_CMD_NAND
  301. #define CONFIG_CMD_MTDPARTS
  302. #define CONFIG_MTD_DEVICE
  303. #define CONFIG_MTD_PARTITIONS
  304. #define CONFIG_LZO
  305. #define CONFIG_RBTREE
  306. #define CONFIG_CMD_UBI
  307. #define CONFIG_CMD_UBIFS
  308. #endif
  309. #ifdef CONFIG_USE_SPIFLASH
  310. #undef CONFIG_CMD_IMLS
  311. #undef CONFIG_CMD_FLASH
  312. #define CONFIG_CMD_SPI
  313. #define CONFIG_CMD_SF
  314. #define CONFIG_CMD_SAVEENV
  315. #endif
  316. #if !defined(CONFIG_USE_NAND) && \
  317. !defined(CONFIG_USE_NOR) && \
  318. !defined(CONFIG_USE_SPIFLASH)
  319. #define CONFIG_ENV_IS_NOWHERE
  320. #define CONFIG_SYS_NO_FLASH
  321. #define CONFIG_ENV_SIZE (16 << 10)
  322. #undef CONFIG_CMD_IMLS
  323. #undef CONFIG_CMD_ENV
  324. #endif
  325. /* SD/MMC configuration */
  326. #ifndef CONFIG_USE_NOR
  327. #define CONFIG_MMC
  328. #define CONFIG_DAVINCI_MMC_SD1
  329. #define CONFIG_GENERIC_MMC
  330. #define CONFIG_DAVINCI_MMC
  331. #endif
  332. /*
  333. * Enable MMC commands only when
  334. * MMC support is present
  335. */
  336. #ifdef CONFIG_MMC
  337. #define CONFIG_DOS_PARTITION
  338. #define CONFIG_CMD_EXT2
  339. #define CONFIG_CMD_FAT
  340. #define CONFIG_CMD_MMC
  341. #endif
  342. #ifndef CONFIG_DIRECT_NOR_BOOT
  343. /* defines for SPL */
  344. #define CONFIG_SPL
  345. #define CONFIG_SPL_SERIAL_SUPPORT
  346. #define CONFIG_SPL_LIBCOMMON_SUPPORT
  347. #define CONFIG_SPL_LIBGENERIC_SUPPORT
  348. #define CONFIG_SPL_LDSCRIPT "board/$(BOARDDIR)/u-boot-spl-da850evm.lds"
  349. #define CONFIG_SPL_STACK 0x8001ff00
  350. #define CONFIG_SPL_TEXT_BASE 0x80000000
  351. #define CONFIG_SPL_MAX_SIZE 32768
  352. #endif
  353. /* Load U-Boot Image From MMC */
  354. #ifdef CONFIG_SPL_MMC_LOAD
  355. #define CONFIG_SPL_MMC_SUPPORT
  356. #define CONFIG_SPL_FAT_SUPPORT
  357. #define CONFIG_SPL_LIBDISK_SUPPORT
  358. #define CONFIG_SYS_MMC_U_BOOT_OFFS 0x75
  359. #define CONFIG_SYS_MMC_U_BOOT_SIZE 0x30000
  360. #undef CONFIG_SPL_SPI_LOAD
  361. #endif
  362. /* additions for new relocation code, must added to all boards */
  363. #define CONFIG_SYS_SDRAM_BASE 0xc0000000
  364. #ifdef CONFIG_DIRECT_NOR_BOOT
  365. #define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00
  366. #else
  367. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
  368. GENERATED_GBL_DATA_SIZE)
  369. #endif /* CONFIG_DIRECT_NOR_BOOT */
  370. #endif /* __CONFIG_H */