pleb2.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * Configuration settings for the PLEB 2 board.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * If we are developing, we might want to start armboot from ram
  33. * so we MUST NOT initialize critical regs like mem-timing ...
  34. */
  35. #define CONFIG_INIT_CRITICAL /* undef for developing */
  36. /*
  37. * High Level Configuration Options
  38. * (easy to change)
  39. */
  40. #define CONFIG_PXA250 1 /* This is an PXA255 CPU */
  41. #define CONFIG_PLEB2 1 /* on an PLEB2 Board */
  42. #undef CONFIG_LCD
  43. #undef CONFIG_MMC
  44. #define BOARD_LATE_INIT 1
  45. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  46. /*
  47. * Size of malloc() pool
  48. */
  49. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  50. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  51. /*
  52. * Hardware drivers
  53. */
  54. /* None - PLEB 2 doesn't have any of this.
  55. #define CONFIG_DRIVER_LAN91C96
  56. #define CONFIG_LAN91C96_BASE 0x0C000000 */
  57. /*
  58. * select serial console configuration
  59. */
  60. #define CONFIG_FFUART 1 /* we use FFUART on PLEB 2 */
  61. /* allow to overwrite serial and ethaddr */
  62. #define CONFIG_ENV_OVERWRITE
  63. #define CONFIG_BAUDRATE 115200
  64. #define CONFIG_COMMANDS (CONFIG_CMD_DFL & ~CFG_CMD_NET)
  65. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  66. #include <cmd_confdefs.h>
  67. #define CONFIG_BOOTDELAY 3
  68. #define CONFIG_ETHADDR 08:00:3e:26:0a:5b
  69. #define CONFIG_NETMASK 255.255.0.0
  70. #define CONFIG_IPADDR 192.168.0.21
  71. #define CONFIG_SERVERIP 192.168.0.250
  72. #define CONFIG_BOOTCOMMAND "bootm 40000"
  73. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 prompt_ramdisk=0 load_ramdisk=1 console=ttyS0,115200"
  74. #define CONFIG_CMDLINE_TAG
  75. #define CONFIG_INITRD_TAG
  76. #define CONFIG_SETUP_MEMORY_TAGS
  77. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  78. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  79. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  80. #endif
  81. /*
  82. * Miscellaneous configurable options
  83. */
  84. #define CFG_HUSH_PARSER 1
  85. #define CFG_PROMPT_HUSH_PS2 "> "
  86. #define CFG_LONGHELP /* undef to save memory */
  87. #ifdef CFG_HUSH_PARSER
  88. #define CFG_PROMPT "$ " /* Monitor Command Prompt */
  89. #else
  90. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  91. #endif
  92. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  93. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  94. #define CFG_MAXARGS 16 /* max number of command args */
  95. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  96. #define CFG_DEVICE_NULLDEV 1
  97. #define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
  98. #define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  99. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  100. #define CFG_LOAD_ADDR 0xa2000000 /* default load address */
  101. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  102. #define CFG_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
  103. /* valid baudrates */
  104. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  105. /*
  106. * Stack sizes
  107. *
  108. * The stack sizes are set up in start.S using the settings below
  109. */
  110. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  111. #ifdef CONFIG_USE_IRQ
  112. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  113. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  114. #endif
  115. /*
  116. * Physical Memory Map
  117. */
  118. #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
  119. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  120. #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
  121. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  122. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  123. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  124. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  125. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  126. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  127. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  128. #define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
  129. #define PHYS_FLASH_SIZE 0x00800000 /* 4 MB */
  130. /* Not entirely sure about this - DS/CHC */
  131. #define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
  132. #define PHYS_FLASH_SECT_SIZE 0x00010000 /* 64 KB sectors (x2) */
  133. #define CFG_DRAM_BASE PHYS_SDRAM_1
  134. #define CFG_DRAM_SIZE PHYS_SDRAM_1_SIZE
  135. #define CFG_FLASH_BASE PHYS_FLASH_1
  136. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  137. /*
  138. * GPIO settings
  139. */
  140. #define CFG_GPSR0_VAL 0x00000000 /* Don't set anything */
  141. #define CFG_GPSR1_VAL 0x00000080
  142. #define CFG_GPSR2_VAL 0x00000000
  143. #define CFG_GPCR0_VAL 0x00000000 /* Don't clear anything */
  144. #define CFG_GPCR1_VAL 0x00000000
  145. #define CFG_GPCR2_VAL 0x00000000
  146. #define CFG_GPDR0_VAL 0x00000000
  147. #define CFG_GPDR1_VAL 0x000007C3
  148. #define CFG_GPDR2_VAL 0x00000000
  149. /* Edge detect registers (these are set by the kernel) */
  150. #define CFG_GRER0_VAL 0x00000000
  151. #define CFG_GRER1_VAL 0x00000000
  152. #define CFG_GRER2_VAL 0x00000000
  153. #define CFG_GFER0_VAL 0x00000000
  154. #define CFG_GFER1_VAL 0x00000000
  155. #define CFG_GFER2_VAL 0x00000000
  156. #define CFG_GAFR0_L_VAL 0x00000000
  157. #define CFG_GAFR0_U_VAL 0x00000000
  158. #define CFG_GAFR1_L_VAL 0x00008010 /* Use FF UART Send and Receive */
  159. #define CFG_GAFR1_U_VAL 0x00000000
  160. #define CFG_GAFR2_L_VAL 0x00000000
  161. #define CFG_GAFR2_U_VAL 0x00000000
  162. #define CFG_PSSR_VAL 0x20
  163. #define CFG_CCCR_VAL 0x00000141 /* 100 MHz memory, 200 MHz CPU */
  164. #define CFG_CKEN_VAL 0x00000060 /* FFUART and STUART enabled */
  165. #define CFG_ICMR_VAL 0x00000000 /* No interrupts enabled */
  166. /*
  167. * Memory settings
  168. */
  169. #define CFG_MSC0_VAL 0x00007FF0 /* Not properly calculated - FIXME (DS) */
  170. #define CFG_MSC1_VAL 0x00000000
  171. #define CFG_MSC2_VAL 0x00000000
  172. #define CFG_MDCNFG_VAL 0x00000aC9 /* Memory timings for the SDRAM.
  173. tRP=2, CL=2, tRCD=2, tRAS=5, tRC=8 */
  174. #define CFG_MDREFR_VAL 0x00403018 /* Initial setting, individual
  175. bits set in memsetup.S */
  176. #define CFG_MDMRS_VAL 0x00000000
  177. /*
  178. * PCMCIA and CF Interfaces
  179. */
  180. #define CFG_MECR_VAL 0x00000000 /* Hangover from Lubbock.
  181. Needs calculating. (DS/CHC) */
  182. #define CFG_MCMEM0_VAL 0x00010504
  183. #define CFG_MCMEM1_VAL 0x00010504
  184. #define CFG_MCATT0_VAL 0x00010504
  185. #define CFG_MCATT1_VAL 0x00010504
  186. #define CFG_MCIO0_VAL 0x00004715
  187. #define CFG_MCIO1_VAL 0x00004715
  188. /*
  189. * FLASH and environment organization
  190. */
  191. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  192. #define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  193. /* timeout values are in ticks */
  194. /* FIXME */
  195. #define CFG_FLASH_ERASE_TOUT (25*CFG_HZ) /* Timeout for Flash Erase */
  196. #define CFG_FLASH_WRITE_TOUT (25*CFG_HZ) /* Timeout for Flash Write */
  197. /* Flash protection */
  198. #define CFG_FLASH_PROTECTION 1
  199. /* FIXME */
  200. #define CFG_ENV_IS_IN_FLASH 1
  201. #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0x3C000) /* Addr of Environment Sector */
  202. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment */
  203. #define CFG_ENV_SECT_SIZE 0x20000
  204. /* Option added to get around byte ordering issues in the flash driver */
  205. #define CFG_LITTLE_ENDIAN 1
  206. #endif /* __CONFIG_H */