cpu.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * Copyright 2004,2007,2008 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2002, 2003 Motorola Inc.
  4. * Xianghua Xiao (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <command.h>
  31. #include <tsec.h>
  32. #include <asm/cache.h>
  33. #include <asm/io.h>
  34. DECLARE_GLOBAL_DATA_PTR;
  35. struct cpu_type cpu_type_list [] = {
  36. CPU_TYPE_ENTRY(8533, 8533),
  37. CPU_TYPE_ENTRY(8533, 8533_E),
  38. CPU_TYPE_ENTRY(8536, 8536),
  39. CPU_TYPE_ENTRY(8536, 8536_E),
  40. CPU_TYPE_ENTRY(8540, 8540),
  41. CPU_TYPE_ENTRY(8541, 8541),
  42. CPU_TYPE_ENTRY(8541, 8541_E),
  43. CPU_TYPE_ENTRY(8543, 8543),
  44. CPU_TYPE_ENTRY(8543, 8543_E),
  45. CPU_TYPE_ENTRY(8544, 8544),
  46. CPU_TYPE_ENTRY(8544, 8544_E),
  47. CPU_TYPE_ENTRY(8545, 8545),
  48. CPU_TYPE_ENTRY(8545, 8545_E),
  49. CPU_TYPE_ENTRY(8547, 8547_E),
  50. CPU_TYPE_ENTRY(8548, 8548),
  51. CPU_TYPE_ENTRY(8548, 8548_E),
  52. CPU_TYPE_ENTRY(8555, 8555),
  53. CPU_TYPE_ENTRY(8555, 8555_E),
  54. CPU_TYPE_ENTRY(8560, 8560),
  55. CPU_TYPE_ENTRY(8567, 8567),
  56. CPU_TYPE_ENTRY(8567, 8567_E),
  57. CPU_TYPE_ENTRY(8568, 8568),
  58. CPU_TYPE_ENTRY(8568, 8568_E),
  59. CPU_TYPE_ENTRY(8572, 8572),
  60. CPU_TYPE_ENTRY(8572, 8572_E),
  61. };
  62. struct cpu_type *identify_cpu(u32 ver)
  63. {
  64. int i;
  65. for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
  66. if (cpu_type_list[i].soc_ver == ver)
  67. return &cpu_type_list[i];
  68. return NULL;
  69. }
  70. int checkcpu (void)
  71. {
  72. sys_info_t sysinfo;
  73. uint lcrr; /* local bus clock ratio register */
  74. uint clkdiv; /* clock divider portion of lcrr */
  75. uint pvr, svr;
  76. uint fam;
  77. uint ver;
  78. uint major, minor;
  79. struct cpu_type *cpu;
  80. char buf1[32], buf2[32];
  81. #ifdef CONFIG_DDR_CLK_FREQ
  82. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  83. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  84. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  85. #else
  86. u32 ddr_ratio = 0;
  87. #endif
  88. svr = get_svr();
  89. ver = SVR_SOC_VER(svr);
  90. major = SVR_MAJ(svr);
  91. #ifdef CONFIG_MPC8536
  92. major &= 0x7; /* the msb of this nibble is a mfg code */
  93. #endif
  94. minor = SVR_MIN(svr);
  95. #if (CONFIG_NUM_CPUS > 1)
  96. volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
  97. printf("CPU%d: ", pic->whoami);
  98. #else
  99. puts("CPU: ");
  100. #endif
  101. cpu = identify_cpu(ver);
  102. if (cpu) {
  103. puts(cpu->name);
  104. if (IS_E_PROCESSOR(svr))
  105. puts("E");
  106. } else {
  107. puts("Unknown");
  108. }
  109. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  110. pvr = get_pvr();
  111. fam = PVR_FAM(pvr);
  112. ver = PVR_VER(pvr);
  113. major = PVR_MAJ(pvr);
  114. minor = PVR_MIN(pvr);
  115. printf("Core: ");
  116. switch (fam) {
  117. case PVR_FAM(PVR_85xx):
  118. puts("E500");
  119. break;
  120. default:
  121. puts("Unknown");
  122. break;
  123. }
  124. if (PVR_MEM(pvr) == 0x03)
  125. puts("MC");
  126. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  127. get_sys_info(&sysinfo);
  128. puts("Clock Configuration:\n");
  129. printf(" CPU:%-4s MHz, ", strmhz(buf1, sysinfo.freqProcessor));
  130. printf("CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
  131. switch (ddr_ratio) {
  132. case 0x0:
  133. printf(" DDR:%-4s MHz (%s MT/s data rate), ",
  134. strmhz(buf1, sysinfo.freqDDRBus/2),
  135. strmhz(buf2, sysinfo.freqDDRBus));
  136. break;
  137. case 0x7:
  138. printf(" DDR:%-4s MHz (%s MT/s data rate) (Synchronous), ",
  139. strmhz(buf1, sysinfo.freqDDRBus/2),
  140. strmhz(buf2, sysinfo.freqDDRBus));
  141. break;
  142. default:
  143. printf(" DDR:%-4s MHz (%s MT/s data rate) (Asynchronous), ",
  144. strmhz(buf1, sysinfo.freqDDRBus/2),
  145. strmhz(buf2, sysinfo.freqDDRBus));
  146. break;
  147. }
  148. #if defined(CONFIG_SYS_LBC_LCRR)
  149. lcrr = CONFIG_SYS_LBC_LCRR;
  150. #else
  151. {
  152. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  153. lcrr = lbc->lcrr;
  154. }
  155. #endif
  156. clkdiv = lcrr & 0x0f;
  157. if (clkdiv == 2 || clkdiv == 4 || clkdiv == 8) {
  158. #if defined(CONFIG_MPC8548) || defined(CONFIG_MPC8544) || \
  159. defined(CONFIG_MPC8572) || defined(CONFIG_MPC8536)
  160. /*
  161. * Yes, the entire PQ38 family use the same
  162. * bit-representation for twice the clock divider values.
  163. */
  164. clkdiv *= 2;
  165. #endif
  166. printf("LBC:%-4s MHz\n",
  167. strmhz(buf1, sysinfo.freqSystemBus / clkdiv));
  168. } else {
  169. printf("LBC: unknown (lcrr: 0x%08x)\n", lcrr);
  170. }
  171. #ifdef CONFIG_CPM2
  172. printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
  173. #endif
  174. puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
  175. return 0;
  176. }
  177. /* ------------------------------------------------------------------------- */
  178. int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[])
  179. {
  180. uint pvr;
  181. uint ver;
  182. unsigned long val, msr;
  183. pvr = get_pvr();
  184. ver = PVR_VER(pvr);
  185. if (ver & 1){
  186. /* e500 v2 core has reset control register */
  187. volatile unsigned int * rstcr;
  188. rstcr = (volatile unsigned int *)(CONFIG_SYS_IMMR + 0xE00B0);
  189. *rstcr = 0x2; /* HRESET_REQ */
  190. udelay(100);
  191. }
  192. /*
  193. * Fallthrough if the code above failed
  194. * Initiate hard reset in debug control register DBCR0
  195. * Make sure MSR[DE] = 1
  196. */
  197. msr = mfmsr ();
  198. msr |= MSR_DE;
  199. mtmsr (msr);
  200. val = mfspr(DBCR0);
  201. val |= 0x70000000;
  202. mtspr(DBCR0,val);
  203. return 1;
  204. }
  205. /*
  206. * Get timebase clock frequency
  207. */
  208. unsigned long get_tbclk (void)
  209. {
  210. return (gd->bus_clk + 4UL)/8UL;
  211. }
  212. #if defined(CONFIG_WATCHDOG)
  213. void
  214. watchdog_reset(void)
  215. {
  216. int re_enable = disable_interrupts();
  217. reset_85xx_watchdog();
  218. if (re_enable) enable_interrupts();
  219. }
  220. void
  221. reset_85xx_watchdog(void)
  222. {
  223. /*
  224. * Clear TSR(WIS) bit by writing 1
  225. */
  226. unsigned long val;
  227. val = mfspr(SPRN_TSR);
  228. val |= TSR_WIS;
  229. mtspr(SPRN_TSR, val);
  230. }
  231. #endif /* CONFIG_WATCHDOG */
  232. #if defined(CONFIG_DDR_ECC)
  233. void dma_init(void) {
  234. volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
  235. dma->satr0 = 0x02c40000;
  236. dma->datr0 = 0x02c40000;
  237. dma->sr0 = 0xfffffff; /* clear any errors */
  238. asm("sync; isync; msync");
  239. return;
  240. }
  241. uint dma_check(void) {
  242. volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
  243. volatile uint status = dma->sr0;
  244. /* While the channel is busy, spin */
  245. while((status & 4) == 4) {
  246. status = dma->sr0;
  247. }
  248. /* clear MR0[CS] channel start bit */
  249. dma->mr0 &= 0x00000001;
  250. asm("sync;isync;msync");
  251. if (status != 0) {
  252. printf ("DMA Error: status = %x\n", status);
  253. }
  254. return status;
  255. }
  256. int dma_xfer(void *dest, uint count, void *src) {
  257. volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
  258. dma->dar0 = (uint) dest;
  259. dma->sar0 = (uint) src;
  260. dma->bcr0 = count;
  261. dma->mr0 = 0xf000004;
  262. asm("sync;isync;msync");
  263. dma->mr0 = 0xf000005;
  264. asm("sync;isync;msync");
  265. return dma_check();
  266. }
  267. #endif
  268. /*
  269. * Configures a UPM. The function requires the respective MxMR to be set
  270. * before calling this function. "size" is the number or entries, not a sizeof.
  271. */
  272. void upmconfig (uint upm, uint * table, uint size)
  273. {
  274. int i, mdr, mad, old_mad = 0;
  275. volatile u32 *mxmr;
  276. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  277. volatile u32 *brp,*orp;
  278. volatile u8* dummy = NULL;
  279. int upmmask;
  280. switch (upm) {
  281. case UPMA:
  282. mxmr = &lbc->mamr;
  283. upmmask = BR_MS_UPMA;
  284. break;
  285. case UPMB:
  286. mxmr = &lbc->mbmr;
  287. upmmask = BR_MS_UPMB;
  288. break;
  289. case UPMC:
  290. mxmr = &lbc->mcmr;
  291. upmmask = BR_MS_UPMC;
  292. break;
  293. default:
  294. printf("%s: Bad UPM index %d to configure\n", __FUNCTION__, upm);
  295. hang();
  296. }
  297. /* Find the address for the dummy write transaction */
  298. for (brp = &lbc->br0, orp = &lbc->or0, i = 0; i < 8;
  299. i++, brp += 2, orp += 2) {
  300. /* Look for a valid BR with selected UPM */
  301. if ((in_be32(brp) & (BR_V | BR_MSEL)) == (BR_V | upmmask)) {
  302. dummy = (volatile u8*)(in_be32(brp) & BR_BA);
  303. break;
  304. }
  305. }
  306. if (i == 8) {
  307. printf("Error: %s() could not find matching BR\n", __FUNCTION__);
  308. hang();
  309. }
  310. for (i = 0; i < size; i++) {
  311. /* 1 */
  312. out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_WARR | i);
  313. /* 2 */
  314. out_be32(&lbc->mdr, table[i]);
  315. /* 3 */
  316. mdr = in_be32(&lbc->mdr);
  317. /* 4 */
  318. *(volatile u8 *)dummy = 0;
  319. /* 5 */
  320. do {
  321. mad = in_be32(mxmr) & MxMR_MAD_MSK;
  322. } while (mad <= old_mad && !(!mad && i == (size-1)));
  323. old_mad = mad;
  324. }
  325. out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_NORM);
  326. }
  327. /*
  328. * Initializes on-chip ethernet controllers.
  329. * to override, implement board_eth_init()
  330. */
  331. int cpu_eth_init(bd_t *bis)
  332. {
  333. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
  334. tsec_standard_init(bis);
  335. #endif
  336. return 0;
  337. }