lwmon5.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #include <common.h>
  21. #include <command.h>
  22. #include <ppc440.h>
  23. #include <asm/processor.h>
  24. #include <asm/gpio.h>
  25. #include <asm/io.h>
  26. DECLARE_GLOBAL_DATA_PTR;
  27. extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* info for FLASH chips */
  28. ulong flash_get_size(ulong base, int banknum);
  29. int misc_init_r_kbd(void);
  30. int board_early_init_f(void)
  31. {
  32. u32 sdr0_pfc1, sdr0_pfc2;
  33. u32 reg;
  34. /* PLB Write pipelining disabled. Denali Core workaround */
  35. mtdcr(plb0_acr, 0xDE000000);
  36. mtdcr(plb1_acr, 0xDE000000);
  37. /*--------------------------------------------------------------------
  38. * Setup the interrupt controller polarities, triggers, etc.
  39. *-------------------------------------------------------------------*/
  40. mtdcr(uic0sr, 0xffffffff); /* clear all. if write with 1 then the status is cleared */
  41. mtdcr(uic0er, 0x00000000); /* disable all */
  42. mtdcr(uic0cr, 0x00000000); /* we have not critical interrupts at the moment */
  43. mtdcr(uic0pr, 0xFFBFF1EF); /* Adjustment of the polarity */
  44. mtdcr(uic0tr, 0x00000900); /* per ref-board manual */
  45. mtdcr(uic0vr, 0x00000000); /* int31 highest, base=0x000 is within DDRAM */
  46. mtdcr(uic0sr, 0xffffffff); /* clear all */
  47. mtdcr(uic1sr, 0xffffffff); /* clear all */
  48. mtdcr(uic1er, 0x00000000); /* disable all */
  49. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  50. mtdcr(uic1pr, 0xFFFFC6A5); /* Adjustment of the polarity */
  51. mtdcr(uic1tr, 0x60000040); /* per ref-board manual */
  52. mtdcr(uic1vr, 0x00000000); /* int31 highest, base=0x000 is within DDRAM */
  53. mtdcr(uic1sr, 0xffffffff); /* clear all */
  54. mtdcr(uic2sr, 0xffffffff); /* clear all */
  55. mtdcr(uic2er, 0x00000000); /* disable all */
  56. mtdcr(uic2cr, 0x00000000); /* all non-critical */
  57. mtdcr(uic2pr, 0x27C00000); /* Adjustment of the polarity */
  58. mtdcr(uic2tr, 0x3C000000); /* per ref-board manual */
  59. mtdcr(uic2vr, 0x00000000); /* int31 highest, base=0x000 is within DDRAM */
  60. mtdcr(uic2sr, 0xffffffff); /* clear all */
  61. /* Trace Pins are disabled. SDR0_PFC0 Register */
  62. mtsdr(SDR0_PFC0, 0x0);
  63. /* select Ethernet pins */
  64. mfsdr(SDR0_PFC1, sdr0_pfc1);
  65. /* SMII via ZMII */
  66. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SELECT_MASK) |
  67. SDR0_PFC1_SELECT_CONFIG_6;
  68. mfsdr(SDR0_PFC2, sdr0_pfc2);
  69. sdr0_pfc2 = (sdr0_pfc2 & ~SDR0_PFC2_SELECT_MASK) |
  70. SDR0_PFC2_SELECT_CONFIG_6;
  71. /* enable SPI (SCP) */
  72. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SIS_MASK) | SDR0_PFC1_SIS_SCP_SEL;
  73. mtsdr(SDR0_PFC2, sdr0_pfc2);
  74. mtsdr(SDR0_PFC1, sdr0_pfc1);
  75. mtsdr(SDR0_PFC4, 0x80000000);
  76. /* PCI arbiter disabled */
  77. /* PCI Host Configuration disbaled */
  78. mfsdr(sdr_pci0, reg);
  79. reg = 0;
  80. mtsdr(sdr_pci0, 0x00000000 | reg);
  81. gpio_write_bit(CONFIG_SYS_GPIO_FLASH_WP, 1);
  82. #if CONFIG_POST & CONFIG_SYS_POST_BSPEC1
  83. gpio_write_bit(CONFIG_SYS_GPIO_HIGHSIDE, 1);
  84. reg = 0; /* reuse as counter */
  85. out_be32((void *)CONFIG_SYS_DSPIC_TEST_ADDR,
  86. in_be32((void *)CONFIG_SYS_DSPIC_TEST_ADDR)
  87. & ~CONFIG_SYS_DSPIC_TEST_MASK);
  88. while (!gpio_read_in_bit(CONFIG_SYS_GPIO_DSPIC_READY) && reg++ < 1000) {
  89. udelay(1000);
  90. }
  91. gpio_write_bit(CONFIG_SYS_GPIO_HIGHSIDE, 0);
  92. if (gpio_read_in_bit(CONFIG_SYS_GPIO_DSPIC_READY)) {
  93. /* set "boot error" flag */
  94. out_be32((void *)CONFIG_SYS_DSPIC_TEST_ADDR,
  95. in_be32((void *)CONFIG_SYS_DSPIC_TEST_ADDR) |
  96. CONFIG_SYS_DSPIC_TEST_MASK);
  97. }
  98. #endif
  99. /*
  100. * Reset PHY's:
  101. * The PHY's need a 2nd reset pulse, since the MDIO address is latched
  102. * upon reset, and with the first reset upon powerup, the addresses are
  103. * not latched reliable, since the IRQ line is multiplexed with an
  104. * MDIO address. A 2nd reset at this time will make sure, that the
  105. * correct address is latched.
  106. */
  107. gpio_write_bit(CONFIG_SYS_GPIO_PHY0_RST, 1);
  108. gpio_write_bit(CONFIG_SYS_GPIO_PHY1_RST, 1);
  109. udelay(1000);
  110. gpio_write_bit(CONFIG_SYS_GPIO_PHY0_RST, 0);
  111. gpio_write_bit(CONFIG_SYS_GPIO_PHY1_RST, 0);
  112. udelay(1000);
  113. gpio_write_bit(CONFIG_SYS_GPIO_PHY0_RST, 1);
  114. gpio_write_bit(CONFIG_SYS_GPIO_PHY1_RST, 1);
  115. return 0;
  116. }
  117. /*---------------------------------------------------------------------------+
  118. | misc_init_r.
  119. +---------------------------------------------------------------------------*/
  120. int misc_init_r(void)
  121. {
  122. u32 pbcr;
  123. int size_val = 0;
  124. u32 reg;
  125. unsigned long usb2d0cr = 0;
  126. unsigned long usb2phy0cr, usb2h0cr = 0;
  127. unsigned long sdr0_pfc1;
  128. /*
  129. * FLASH stuff...
  130. */
  131. /* Re-do sizing to get full correct info */
  132. /* adjust flash start and offset */
  133. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  134. gd->bd->bi_flashoffset = 0;
  135. mfebc(pb0cr, pbcr);
  136. switch (gd->bd->bi_flashsize) {
  137. case 1 << 20:
  138. size_val = 0;
  139. break;
  140. case 2 << 20:
  141. size_val = 1;
  142. break;
  143. case 4 << 20:
  144. size_val = 2;
  145. break;
  146. case 8 << 20:
  147. size_val = 3;
  148. break;
  149. case 16 << 20:
  150. size_val = 4;
  151. break;
  152. case 32 << 20:
  153. size_val = 5;
  154. break;
  155. case 64 << 20:
  156. size_val = 6;
  157. break;
  158. case 128 << 20:
  159. size_val = 7;
  160. break;
  161. }
  162. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  163. mtebc(pb0cr, pbcr);
  164. /*
  165. * Re-check to get correct base address
  166. */
  167. flash_get_size(gd->bd->bi_flashstart, 0);
  168. /* Monitor protection ON by default */
  169. (void)flash_protect(FLAG_PROTECT_SET,
  170. -CONFIG_SYS_MONITOR_LEN,
  171. 0xffffffff,
  172. &flash_info[1]);
  173. /* Env protection ON by default */
  174. (void)flash_protect(FLAG_PROTECT_SET,
  175. CONFIG_ENV_ADDR_REDUND,
  176. CONFIG_ENV_ADDR_REDUND + 2*CONFIG_ENV_SECT_SIZE - 1,
  177. &flash_info[1]);
  178. /*
  179. * USB suff...
  180. */
  181. /* SDR Setting */
  182. mfsdr(SDR0_PFC1, sdr0_pfc1);
  183. mfsdr(SDR0_USB0, usb2d0cr);
  184. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  185. mfsdr(SDR0_USB2H0CR, usb2h0cr);
  186. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  187. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL; /*0*/
  188. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
  189. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ; /*1*/
  190. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  191. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS; /*0*/
  192. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  193. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST; /*1*/
  194. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  195. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST; /*1*/
  196. /* An 8-bit/60MHz interface is the only possible alternative
  197. when connecting the Device to the PHY */
  198. usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
  199. usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_16BIT_30MHZ; /*1*/
  200. mtsdr(SDR0_PFC1, sdr0_pfc1);
  201. mtsdr(SDR0_USB0, usb2d0cr);
  202. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  203. mtsdr(SDR0_USB2H0CR, usb2h0cr);
  204. /*
  205. * Clear resets
  206. */
  207. udelay (1000);
  208. mtsdr(SDR0_SRST1, 0x00000000);
  209. udelay (1000);
  210. mtsdr(SDR0_SRST0, 0x00000000);
  211. printf("USB: Host(int phy) Device(ext phy)\n");
  212. /*
  213. * Clear PLB4A0_ACR[WRP]
  214. * This fix will make the MAL burst disabling patch for the Linux
  215. * EMAC driver obsolete.
  216. */
  217. reg = mfdcr(plb4_acr) & ~PLB4_ACR_WRP;
  218. mtdcr(plb4_acr, reg);
  219. /*
  220. * Init matrix keyboard
  221. */
  222. misc_init_r_kbd();
  223. return 0;
  224. }
  225. int checkboard(void)
  226. {
  227. char *s = getenv("serial#");
  228. printf("Board: lwmon5");
  229. if (s != NULL) {
  230. puts(", serial# ");
  231. puts(s);
  232. }
  233. putc('\n');
  234. return (0);
  235. }
  236. /*************************************************************************
  237. * pci_pre_init
  238. *
  239. * This routine is called just prior to registering the hose and gives
  240. * the board the opportunity to check things. Returning a value of zero
  241. * indicates that things are bad & PCI initialization should be aborted.
  242. *
  243. * Different boards may wish to customize the pci controller structure
  244. * (add regions, override default access routines, etc) or perform
  245. * certain pre-initialization actions.
  246. *
  247. ************************************************************************/
  248. #if defined(CONFIG_PCI)
  249. int pci_pre_init(struct pci_controller *hose)
  250. {
  251. unsigned long addr;
  252. /*-------------------------------------------------------------------------+
  253. | Set priority for all PLB3 devices to 0.
  254. | Set PLB3 arbiter to fair mode.
  255. +-------------------------------------------------------------------------*/
  256. mfsdr(sdr_amp1, addr);
  257. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  258. addr = mfdcr(plb3_acr);
  259. mtdcr(plb3_acr, addr | 0x80000000);
  260. /*-------------------------------------------------------------------------+
  261. | Set priority for all PLB4 devices to 0.
  262. +-------------------------------------------------------------------------*/
  263. mfsdr(sdr_amp0, addr);
  264. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  265. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  266. mtdcr(plb4_acr, addr);
  267. /*-------------------------------------------------------------------------+
  268. | Set Nebula PLB4 arbiter to fair mode.
  269. +-------------------------------------------------------------------------*/
  270. /* Segment0 */
  271. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  272. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  273. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  274. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  275. mtdcr(plb0_acr, addr);
  276. /* Segment1 */
  277. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  278. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  279. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  280. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  281. mtdcr(plb1_acr, addr);
  282. return 1;
  283. }
  284. #endif /* defined(CONFIG_PCI) */
  285. /*************************************************************************
  286. * pci_target_init
  287. *
  288. * The bootstrap configuration provides default settings for the pci
  289. * inbound map (PIM). But the bootstrap config choices are limited and
  290. * may not be sufficient for a given board.
  291. *
  292. ************************************************************************/
  293. #if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)
  294. void pci_target_init(struct pci_controller *hose)
  295. {
  296. /*--------------------------------------------------------------------------+
  297. * Set up Direct MMIO registers
  298. *--------------------------------------------------------------------------*/
  299. /*--------------------------------------------------------------------------+
  300. | PowerPC440EPX PCI Master configuration.
  301. | Map one 1Gig range of PLB/processor addresses to PCI memory space.
  302. | PLB address 0xA0000000-0xDFFFFFFF ==> PCI address 0xA0000000-0xDFFFFFFF
  303. | Use byte reversed out routines to handle endianess.
  304. | Make this region non-prefetchable.
  305. +--------------------------------------------------------------------------*/
  306. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  307. out32r(PCIX0_PMM0LA, CONFIG_SYS_PCI_MEMBASE); /* PMM0 Local Address */
  308. out32r(PCIX0_PMM0PCILA, CONFIG_SYS_PCI_MEMBASE); /* PMM0 PCI Low Address */
  309. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  310. out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  311. out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  312. out32r(PCIX0_PMM1LA, CONFIG_SYS_PCI_MEMBASE2); /* PMM0 Local Address */
  313. out32r(PCIX0_PMM1PCILA, CONFIG_SYS_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  314. out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
  315. out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  316. out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
  317. out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
  318. out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
  319. out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
  320. /*--------------------------------------------------------------------------+
  321. * Set up Configuration registers
  322. *--------------------------------------------------------------------------*/
  323. /* Program the board's subsystem id/vendor id */
  324. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  325. CONFIG_SYS_PCI_SUBSYS_VENDORID);
  326. pci_write_config_word(0, PCI_SUBSYSTEM_ID, CONFIG_SYS_PCI_SUBSYS_ID);
  327. /* Configure command register as bus master */
  328. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  329. /* 240nS PCI clock */
  330. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  331. /* No error reporting */
  332. pci_write_config_word(0, PCI_ERREN, 0);
  333. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  334. }
  335. #endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */
  336. /*************************************************************************
  337. * pci_master_init
  338. *
  339. ************************************************************************/
  340. #if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_MASTER_INIT)
  341. void pci_master_init(struct pci_controller *hose)
  342. {
  343. unsigned short temp_short;
  344. /*--------------------------------------------------------------------------+
  345. | Write the PowerPC440 EP PCI Configuration regs.
  346. | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  347. | Enable PowerPC440 EP to act as a PCI memory target (PTM).
  348. +--------------------------------------------------------------------------*/
  349. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  350. pci_write_config_word(0, PCI_COMMAND,
  351. temp_short | PCI_COMMAND_MASTER |
  352. PCI_COMMAND_MEMORY);
  353. }
  354. #endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_MASTER_INIT) */
  355. /*************************************************************************
  356. * is_pci_host
  357. *
  358. * This routine is called to determine if a pci scan should be
  359. * performed. With various hardware environments (especially cPCI and
  360. * PPMC) it's insufficient to depend on the state of the arbiter enable
  361. * bit in the strap register, or generic host/adapter assumptions.
  362. *
  363. * Rather than hard-code a bad assumption in the general 440 code, the
  364. * 440 pci code requires the board to decide at runtime.
  365. *
  366. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  367. *
  368. *
  369. ************************************************************************/
  370. #if defined(CONFIG_PCI)
  371. int is_pci_host(struct pci_controller *hose)
  372. {
  373. /* Cactus is always configured as host. */
  374. return (1);
  375. }
  376. #endif /* defined(CONFIG_PCI) */
  377. void hw_watchdog_reset(void)
  378. {
  379. int val;
  380. #if defined(CONFIG_WD_MAX_RATE)
  381. unsigned long long ct = get_ticks();
  382. /*
  383. * Don't allow watch-dog triggering more frequently than
  384. * the predefined value CONFIG_WD_MAX_RATE [ticks].
  385. */
  386. if (ct >= gd->wdt_last) {
  387. if ((ct - gd->wdt_last) < CONFIG_WD_MAX_RATE)
  388. return;
  389. } else {
  390. /* Time base counter had been reset */
  391. if (((unsigned long long)(-1) - gd->wdt_last + ct) <
  392. CONFIG_WD_MAX_RATE)
  393. return;
  394. }
  395. gd->wdt_last = get_ticks();
  396. #endif
  397. /*
  398. * Toggle watchdog output
  399. */
  400. val = gpio_read_out_bit(CONFIG_SYS_GPIO_WATCHDOG) == 0 ? 1 : 0;
  401. gpio_write_bit(CONFIG_SYS_GPIO_WATCHDOG, val);
  402. }
  403. int do_eeprom_wp(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  404. {
  405. if (argc < 2) {
  406. cmd_usage(cmdtp);
  407. return 1;
  408. }
  409. if ((strcmp(argv[1], "on") == 0)) {
  410. gpio_write_bit(CONFIG_SYS_GPIO_EEPROM_EXT_WP, 1);
  411. } else if ((strcmp(argv[1], "off") == 0)) {
  412. gpio_write_bit(CONFIG_SYS_GPIO_EEPROM_EXT_WP, 0);
  413. } else {
  414. cmd_usage(cmdtp);
  415. return 1;
  416. }
  417. return 0;
  418. }
  419. U_BOOT_CMD(
  420. eepromwp, 2, 0, do_eeprom_wp,
  421. "eepromwp- eeprom write protect off/on\n",
  422. "<on|off> - enable (on) or disable (off) I2C EEPROM write protect\n"
  423. );
  424. #if defined(CONFIG_VIDEO)
  425. #include <video_fb.h>
  426. #include <mb862xx.h>
  427. extern GraphicDevice mb862xx;
  428. static const gdc_regs init_regs [] =
  429. {
  430. {0x0100, 0x00000f00},
  431. {0x0020, 0x801401df},
  432. {0x0024, 0x00000000},
  433. {0x0028, 0x00000000},
  434. {0x002c, 0x00000000},
  435. {0x0110, 0x00000000},
  436. {0x0114, 0x00000000},
  437. {0x0118, 0x01df0280},
  438. {0x0004, 0x031f0000},
  439. {0x0008, 0x027f027f},
  440. {0x000c, 0x015f028f},
  441. {0x0010, 0x020c0000},
  442. {0x0014, 0x01df01ea},
  443. {0x0018, 0x00000000},
  444. {0x001c, 0x01e00280},
  445. {0x0100, 0x80010f00},
  446. {0x0, 0x0}
  447. };
  448. const gdc_regs *board_get_regs (void)
  449. {
  450. return init_regs;
  451. }
  452. /* Returns Lime base address */
  453. unsigned int board_video_init (void)
  454. {
  455. /*
  456. * Reset Lime controller
  457. */
  458. gpio_write_bit(CONFIG_SYS_GPIO_LIME_S, 1);
  459. udelay(500);
  460. gpio_write_bit(CONFIG_SYS_GPIO_LIME_RST, 1);
  461. /* Lime memory clock adjusted to 100MHz */
  462. out_be32((void *)CONFIG_SYS_LIME_SDRAM_CLOCK, CONFIG_SYS_LIME_CLOCK_100MHZ);
  463. /* Wait untill time expired. Because of requirements in lime manual */
  464. udelay(300);
  465. /* Write lime controller memory parameters */
  466. out_be32((void *)CONFIG_SYS_LIME_MMR, CONFIG_SYS_LIME_MMR_VALUE);
  467. mb862xx.winSizeX = 640;
  468. mb862xx.winSizeY = 480;
  469. mb862xx.gdfBytesPP = 2;
  470. mb862xx.gdfIndex = GDF_15BIT_555RGB;
  471. return CONFIG_SYS_LIME_BASE_0;
  472. }
  473. #define DEFAULT_BRIGHTNESS 0x64
  474. static void board_backlight_brightness(int brightness)
  475. {
  476. if (brightness > 0) {
  477. /* pwm duty, lamp on */
  478. out_be32((void *)(CONFIG_SYS_FPGA_BASE_0 + 0x00000024), brightness);
  479. out_be32((void *)(CONFIG_SYS_FPGA_BASE_0 + 0x00000020), 0x701);
  480. } else {
  481. /* lamp off */
  482. out_be32((void *)(CONFIG_SYS_FPGA_BASE_0 + 0x00000024), 0x00);
  483. out_be32((void *)(CONFIG_SYS_FPGA_BASE_0 + 0x00000020), 0x00);
  484. }
  485. }
  486. void board_backlight_switch (int flag)
  487. {
  488. char * param;
  489. int rc;
  490. if (flag) {
  491. param = getenv("brightness");
  492. rc = param ? simple_strtol(param, NULL, 10) : -1;
  493. if (rc < 0)
  494. rc = DEFAULT_BRIGHTNESS;
  495. } else {
  496. rc = 0;
  497. }
  498. board_backlight_brightness(rc);
  499. }
  500. #if defined(CONFIG_CONSOLE_EXTRA_INFO)
  501. /*
  502. * Return text to be printed besides the logo.
  503. */
  504. void video_get_info_str (int line_number, char *info)
  505. {
  506. if (line_number == 1) {
  507. strcpy (info, " Board: Lwmon5 (Liebherr Elektronik GmbH)");
  508. } else {
  509. info [0] = '\0';
  510. }
  511. }
  512. #endif
  513. #endif /* CONFIG_VIDEO */
  514. void board_reset(void)
  515. {
  516. gpio_write_bit(CONFIG_SYS_GPIO_BOARD_RESET, 1);
  517. }