mxc_spi.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. /*
  2. * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. */
  20. #include <common.h>
  21. #include <malloc.h>
  22. #include <spi.h>
  23. #include <asm/errno.h>
  24. #include <asm/io.h>
  25. #include <mxc_gpio.h>
  26. #include <asm/arch/imx-regs.h>
  27. #include <asm/arch/clock.h>
  28. #ifdef CONFIG_MX27
  29. /* i.MX27 has a completely wrong register layout and register definitions in the
  30. * datasheet, the correct one is in the Freescale's Linux driver */
  31. #error "i.MX27 CSPI not supported due to drastic differences in register definitions" \
  32. "See linux mxc_spi driver from Freescale for details."
  33. #elif defined(CONFIG_MX31)
  34. #define MXC_CSPICTRL_EN (1 << 0)
  35. #define MXC_CSPICTRL_MODE (1 << 1)
  36. #define MXC_CSPICTRL_XCH (1 << 2)
  37. #define MXC_CSPICTRL_SMC (1 << 3)
  38. #define MXC_CSPICTRL_POL (1 << 4)
  39. #define MXC_CSPICTRL_PHA (1 << 5)
  40. #define MXC_CSPICTRL_SSCTL (1 << 6)
  41. #define MXC_CSPICTRL_SSPOL (1 << 7)
  42. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 24)
  43. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0x1f) << 8)
  44. #define MXC_CSPICTRL_DATARATE(x) (((x) & 0x7) << 16)
  45. #define MXC_CSPICTRL_TC (1 << 8)
  46. #define MXC_CSPICTRL_RXOVF (1 << 6)
  47. #define MXC_CSPICTRL_MAXBITS 0x1f
  48. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  49. #define MAX_SPI_BYTES 4
  50. static unsigned long spi_bases[] = {
  51. 0x43fa4000,
  52. 0x50010000,
  53. 0x53f84000,
  54. };
  55. #define mxc_get_clock(x) mx31_get_ipg_clk()
  56. #elif defined(CONFIG_MX51)
  57. #define MXC_CSPICTRL_EN (1 << 0)
  58. #define MXC_CSPICTRL_MODE (1 << 1)
  59. #define MXC_CSPICTRL_XCH (1 << 2)
  60. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
  61. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
  62. #define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
  63. #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
  64. #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
  65. #define MXC_CSPICTRL_MAXBITS 0xfff
  66. #define MXC_CSPICTRL_TC (1 << 7)
  67. #define MXC_CSPICTRL_RXOVF (1 << 6)
  68. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  69. #define MAX_SPI_BYTES 32
  70. /* Bit position inside CTRL register to be associated with SS */
  71. #define MXC_CSPICTRL_CHAN 18
  72. /* Bit position inside CON register to be associated with SS */
  73. #define MXC_CSPICON_POL 4
  74. #define MXC_CSPICON_PHA 0
  75. #define MXC_CSPICON_SSPOL 12
  76. static unsigned long spi_bases[] = {
  77. CSPI1_BASE_ADDR,
  78. CSPI2_BASE_ADDR,
  79. CSPI3_BASE_ADDR,
  80. };
  81. #elif defined(CONFIG_MX35)
  82. #define MXC_CSPICTRL_EN (1 << 0)
  83. #define MXC_CSPICTRL_MODE (1 << 1)
  84. #define MXC_CSPICTRL_XCH (1 << 2)
  85. #define MXC_CSPICTRL_SMC (1 << 3)
  86. #define MXC_CSPICTRL_POL (1 << 4)
  87. #define MXC_CSPICTRL_PHA (1 << 5)
  88. #define MXC_CSPICTRL_SSCTL (1 << 6)
  89. #define MXC_CSPICTRL_SSPOL (1 << 7)
  90. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
  91. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
  92. #define MXC_CSPICTRL_DATARATE(x) (((x) & 0x7) << 16)
  93. #define MXC_CSPICTRL_TC (1 << 7)
  94. #define MXC_CSPICTRL_RXOVF (1 << 6)
  95. #define MXC_CSPICTRL_MAXBITS 0xfff
  96. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  97. #define MAX_SPI_BYTES 4
  98. static unsigned long spi_bases[] = {
  99. 0x43fa4000,
  100. 0x50010000,
  101. };
  102. #else
  103. #error "Unsupported architecture"
  104. #endif
  105. #define OUT MXC_GPIO_DIRECTION_OUT
  106. #define reg_read readl
  107. #define reg_write(a, v) writel(v, a)
  108. struct mxc_spi_slave {
  109. struct spi_slave slave;
  110. unsigned long base;
  111. u32 ctrl_reg;
  112. #if defined(CONFIG_MX51)
  113. u32 cfg_reg;
  114. #endif
  115. int gpio;
  116. int ss_pol;
  117. };
  118. static inline struct mxc_spi_slave *to_mxc_spi_slave(struct spi_slave *slave)
  119. {
  120. return container_of(slave, struct mxc_spi_slave, slave);
  121. }
  122. void spi_cs_activate(struct spi_slave *slave)
  123. {
  124. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  125. if (mxcs->gpio > 0)
  126. mxc_gpio_set(mxcs->gpio, mxcs->ss_pol);
  127. }
  128. void spi_cs_deactivate(struct spi_slave *slave)
  129. {
  130. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  131. if (mxcs->gpio > 0)
  132. mxc_gpio_set(mxcs->gpio,
  133. !(mxcs->ss_pol));
  134. }
  135. u32 get_cspi_div(u32 div)
  136. {
  137. int i;
  138. for (i = 0; i < 8; i++) {
  139. if (div <= (4 << i))
  140. return i;
  141. }
  142. return i;
  143. }
  144. #if defined(CONFIG_MX31) || defined(CONFIG_MX35)
  145. static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs,
  146. unsigned int max_hz, unsigned int mode)
  147. {
  148. unsigned int ctrl_reg;
  149. u32 clk_src;
  150. u32 div;
  151. clk_src = mxc_get_clock(MXC_CSPI_CLK);
  152. div = clk_src / max_hz;
  153. div = get_cspi_div(div);
  154. debug("clk %d Hz, div %d, real clk %d Hz\n",
  155. max_hz, div, clk_src / (4 << div));
  156. ctrl_reg = MXC_CSPICTRL_CHIPSELECT(cs) |
  157. MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS) |
  158. MXC_CSPICTRL_DATARATE(div) |
  159. MXC_CSPICTRL_EN |
  160. #ifdef CONFIG_MX35
  161. MXC_CSPICTRL_SSCTL |
  162. #endif
  163. MXC_CSPICTRL_MODE;
  164. if (mode & SPI_CPHA)
  165. ctrl_reg |= MXC_CSPICTRL_PHA;
  166. if (mode & SPI_CPOL)
  167. ctrl_reg |= MXC_CSPICTRL_POL;
  168. if (mode & SPI_CS_HIGH)
  169. ctrl_reg |= MXC_CSPICTRL_SSPOL;
  170. mxcs->ctrl_reg = ctrl_reg;
  171. return 0;
  172. }
  173. #endif
  174. #if defined(CONFIG_MX51)
  175. static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs,
  176. unsigned int max_hz, unsigned int mode)
  177. {
  178. u32 clk_src = mxc_get_clock(MXC_CSPI_CLK);
  179. s32 pre_div = 0, post_div = 0, i, reg_ctrl, reg_config;
  180. u32 ss_pol = 0, sclkpol = 0, sclkpha = 0;
  181. struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
  182. if (max_hz == 0) {
  183. printf("Error: desired clock is 0\n");
  184. return -1;
  185. }
  186. reg_ctrl = reg_read(&regs->ctrl);
  187. /* Reset spi */
  188. reg_write(&regs->ctrl, 0);
  189. reg_write(&regs->ctrl, (reg_ctrl | 0x1));
  190. /*
  191. * The following computation is taken directly from Freescale's code.
  192. */
  193. if (clk_src > max_hz) {
  194. pre_div = clk_src / max_hz;
  195. if (pre_div > 16) {
  196. post_div = pre_div / 16;
  197. pre_div = 15;
  198. }
  199. if (post_div != 0) {
  200. for (i = 0; i < 16; i++) {
  201. if ((1 << i) >= post_div)
  202. break;
  203. }
  204. if (i == 16) {
  205. printf("Error: no divider for the freq: %d\n",
  206. max_hz);
  207. return -1;
  208. }
  209. post_div = i;
  210. }
  211. }
  212. debug("pre_div = %d, post_div=%d\n", pre_div, post_div);
  213. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_SELCHAN(3)) |
  214. MXC_CSPICTRL_SELCHAN(cs);
  215. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_PREDIV(0x0F)) |
  216. MXC_CSPICTRL_PREDIV(pre_div);
  217. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_POSTDIV(0x0F)) |
  218. MXC_CSPICTRL_POSTDIV(post_div);
  219. /* always set to master mode */
  220. reg_ctrl |= 1 << (cs + 4);
  221. /* We need to disable SPI before changing registers */
  222. reg_ctrl &= ~MXC_CSPICTRL_EN;
  223. if (mode & SPI_CS_HIGH)
  224. ss_pol = 1;
  225. if (mode & SPI_CPOL)
  226. sclkpol = 1;
  227. if (mode & SPI_CPHA)
  228. sclkpha = 1;
  229. reg_config = reg_read(&regs->cfg);
  230. /*
  231. * Configuration register setup
  232. * The MX51 supports different setup for each SS
  233. */
  234. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_SSPOL))) |
  235. (ss_pol << (cs + MXC_CSPICON_SSPOL));
  236. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_POL))) |
  237. (sclkpol << (cs + MXC_CSPICON_POL));
  238. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_PHA))) |
  239. (sclkpha << (cs + MXC_CSPICON_PHA));
  240. debug("reg_ctrl = 0x%x\n", reg_ctrl);
  241. reg_write(&regs->ctrl, reg_ctrl);
  242. debug("reg_config = 0x%x\n", reg_config);
  243. reg_write(&regs->cfg, reg_config);
  244. /* save config register and control register */
  245. mxcs->ctrl_reg = reg_ctrl;
  246. mxcs->cfg_reg = reg_config;
  247. /* clear interrupt reg */
  248. reg_write(&regs->intr, 0);
  249. reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  250. return 0;
  251. }
  252. #endif
  253. int spi_xchg_single(struct spi_slave *slave, unsigned int bitlen,
  254. const u8 *dout, u8 *din, unsigned long flags)
  255. {
  256. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  257. int nbytes = (bitlen + 7) / 8;
  258. u32 data, cnt, i;
  259. struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
  260. debug("%s: bitlen %d dout 0x%x din 0x%x\n",
  261. __func__, bitlen, (u32)dout, (u32)din);
  262. mxcs->ctrl_reg = (mxcs->ctrl_reg &
  263. ~MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS)) |
  264. MXC_CSPICTRL_BITCOUNT(bitlen - 1);
  265. reg_write(&regs->ctrl, mxcs->ctrl_reg | MXC_CSPICTRL_EN);
  266. #ifdef CONFIG_MX51
  267. reg_write(&regs->cfg, mxcs->cfg_reg);
  268. #endif
  269. /* Clear interrupt register */
  270. reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  271. /*
  272. * The SPI controller works only with words,
  273. * check if less than a word is sent.
  274. * Access to the FIFO is only 32 bit
  275. */
  276. if (bitlen % 32) {
  277. data = 0;
  278. cnt = (bitlen % 32) / 8;
  279. if (dout) {
  280. for (i = 0; i < cnt; i++) {
  281. data = (data << 8) | (*dout++ & 0xFF);
  282. }
  283. }
  284. debug("Sending SPI 0x%x\n", data);
  285. reg_write(&regs->txdata, data);
  286. nbytes -= cnt;
  287. }
  288. data = 0;
  289. while (nbytes > 0) {
  290. data = 0;
  291. if (dout) {
  292. /* Buffer is not 32-bit aligned */
  293. if ((unsigned long)dout & 0x03) {
  294. data = 0;
  295. for (i = 0; i < 4; i++)
  296. data = (data << 8) | (*dout++ & 0xFF);
  297. } else {
  298. data = *(u32 *)dout;
  299. data = cpu_to_be32(data);
  300. }
  301. dout += 4;
  302. }
  303. debug("Sending SPI 0x%x\n", data);
  304. reg_write(&regs->txdata, data);
  305. nbytes -= 4;
  306. }
  307. /* FIFO is written, now starts the transfer setting the XCH bit */
  308. reg_write(&regs->ctrl, mxcs->ctrl_reg |
  309. MXC_CSPICTRL_EN | MXC_CSPICTRL_XCH);
  310. /* Wait until the TC (Transfer completed) bit is set */
  311. while ((reg_read(&regs->stat) & MXC_CSPICTRL_TC) == 0)
  312. ;
  313. /* Transfer completed, clear any pending request */
  314. reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  315. nbytes = (bitlen + 7) / 8;
  316. cnt = nbytes % 32;
  317. if (bitlen % 32) {
  318. data = reg_read(&regs->rxdata);
  319. cnt = (bitlen % 32) / 8;
  320. data = cpu_to_be32(data) >> ((sizeof(data) - cnt) * 8);
  321. debug("SPI Rx unaligned: 0x%x\n", data);
  322. if (din) {
  323. memcpy(din, &data, cnt);
  324. din += cnt;
  325. }
  326. nbytes -= cnt;
  327. }
  328. while (nbytes > 0) {
  329. u32 tmp;
  330. tmp = reg_read(&regs->rxdata);
  331. data = cpu_to_be32(tmp);
  332. debug("SPI Rx: 0x%x 0x%x\n", tmp, data);
  333. cnt = min(nbytes, sizeof(data));
  334. if (din) {
  335. memcpy(din, &data, cnt);
  336. din += cnt;
  337. }
  338. nbytes -= cnt;
  339. }
  340. return 0;
  341. }
  342. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  343. void *din, unsigned long flags)
  344. {
  345. int n_bytes = (bitlen + 7) / 8;
  346. int n_bits;
  347. int ret;
  348. u32 blk_size;
  349. u8 *p_outbuf = (u8 *)dout;
  350. u8 *p_inbuf = (u8 *)din;
  351. if (!slave)
  352. return -1;
  353. if (flags & SPI_XFER_BEGIN)
  354. spi_cs_activate(slave);
  355. while (n_bytes > 0) {
  356. if (n_bytes < MAX_SPI_BYTES)
  357. blk_size = n_bytes;
  358. else
  359. blk_size = MAX_SPI_BYTES;
  360. n_bits = blk_size * 8;
  361. ret = spi_xchg_single(slave, n_bits, p_outbuf, p_inbuf, 0);
  362. if (ret)
  363. return ret;
  364. if (dout)
  365. p_outbuf += blk_size;
  366. if (din)
  367. p_inbuf += blk_size;
  368. n_bytes -= blk_size;
  369. }
  370. if (flags & SPI_XFER_END) {
  371. spi_cs_deactivate(slave);
  372. }
  373. return 0;
  374. }
  375. void spi_init(void)
  376. {
  377. }
  378. static int decode_cs(struct mxc_spi_slave *mxcs, unsigned int cs)
  379. {
  380. int ret;
  381. /*
  382. * Some SPI devices require active chip-select over multiple
  383. * transactions, we achieve this using a GPIO. Still, the SPI
  384. * controller has to be configured to use one of its own chipselects.
  385. * To use this feature you have to call spi_setup_slave() with
  386. * cs = internal_cs | (gpio << 8), and you have to use some unused
  387. * on this SPI controller cs between 0 and 3.
  388. */
  389. if (cs > 3) {
  390. mxcs->gpio = cs >> 8;
  391. cs &= 3;
  392. ret = mxc_gpio_direction(mxcs->gpio, OUT);
  393. if (ret) {
  394. printf("mxc_spi: cannot setup gpio %d\n", mxcs->gpio);
  395. return -EINVAL;
  396. }
  397. } else {
  398. mxcs->gpio = -1;
  399. }
  400. return cs;
  401. }
  402. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  403. unsigned int max_hz, unsigned int mode)
  404. {
  405. struct mxc_spi_slave *mxcs;
  406. int ret;
  407. if (bus >= ARRAY_SIZE(spi_bases))
  408. return NULL;
  409. mxcs = malloc(sizeof(struct mxc_spi_slave));
  410. if (!mxcs) {
  411. puts("mxc_spi: SPI Slave not allocated !\n");
  412. return NULL;
  413. }
  414. ret = decode_cs(mxcs, cs);
  415. if (ret < 0) {
  416. free(mxcs);
  417. return NULL;
  418. }
  419. cs = ret;
  420. mxcs->slave.bus = bus;
  421. mxcs->slave.cs = cs;
  422. mxcs->base = spi_bases[bus];
  423. mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
  424. ret = spi_cfg_mxc(mxcs, cs, max_hz, mode);
  425. if (ret) {
  426. printf("mxc_spi: cannot setup SPI controller\n");
  427. free(mxcs);
  428. return NULL;
  429. }
  430. return &mxcs->slave;
  431. }
  432. void spi_free_slave(struct spi_slave *slave)
  433. {
  434. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  435. free(mxcs);
  436. }
  437. int spi_claim_bus(struct spi_slave *slave)
  438. {
  439. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  440. struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
  441. reg_write(&regs->rxdata, 1);
  442. udelay(1);
  443. reg_write(&regs->ctrl, mxcs->ctrl_reg);
  444. reg_write(&regs->period, MXC_CSPIPERIOD_32KHZ);
  445. reg_write(&regs->intr, 0);
  446. return 0;
  447. }
  448. void spi_release_bus(struct spi_slave *slave)
  449. {
  450. /* TODO: Shut the controller down */
  451. }