mx53loco.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * Copyright (C) 2011 Freescale Semiconductor, Inc.
  3. * Jason Liu <r64343@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/mx5x_pins.h>
  27. #include <asm/arch/sys_proto.h>
  28. #include <asm/arch/crm_regs.h>
  29. #include <asm/arch/iomux.h>
  30. #include <asm/arch/clock.h>
  31. #include <asm/errno.h>
  32. #include <netdev.h>
  33. #include <i2c.h>
  34. #include <mmc.h>
  35. #include <fsl_esdhc.h>
  36. #include <asm/gpio.h>
  37. DECLARE_GLOBAL_DATA_PTR;
  38. int dram_init(void)
  39. {
  40. u32 size1, size2;
  41. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  42. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  43. gd->ram_size = size1 + size2;
  44. return 0;
  45. }
  46. void dram_init_banksize(void)
  47. {
  48. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  49. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  50. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  51. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  52. }
  53. static void setup_iomux_uart(void)
  54. {
  55. /* UART1 RXD */
  56. mxc_request_iomux(MX53_PIN_CSI0_D11, IOMUX_CONFIG_ALT2);
  57. mxc_iomux_set_pad(MX53_PIN_CSI0_D11,
  58. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  59. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  60. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  61. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  62. mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x1);
  63. /* UART1 TXD */
  64. mxc_request_iomux(MX53_PIN_CSI0_D10, IOMUX_CONFIG_ALT2);
  65. mxc_iomux_set_pad(MX53_PIN_CSI0_D10,
  66. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  67. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  68. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  69. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  70. }
  71. #ifdef CONFIG_USB_EHCI_MX5
  72. int board_ehci_hcd_init(int port)
  73. {
  74. /* request VBUS power enable pin, GPIO[8}, gpio7 */
  75. mxc_request_iomux(MX53_PIN_ATA_DA_2, IOMUX_CONFIG_ALT1);
  76. gpio_direction_output(IOMUX_TO_GPIO(MX53_PIN_ATA_DA_2), 0);
  77. gpio_set_value(IOMUX_TO_GPIO(MX53_PIN_ATA_DA_2), 1);
  78. return 0;
  79. }
  80. #endif
  81. static void setup_iomux_fec(void)
  82. {
  83. /*FEC_MDIO*/
  84. mxc_request_iomux(MX53_PIN_FEC_MDIO, IOMUX_CONFIG_ALT0);
  85. mxc_iomux_set_pad(MX53_PIN_FEC_MDIO,
  86. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  87. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  88. PAD_CTL_22K_PU | PAD_CTL_ODE_OPENDRAIN_ENABLE);
  89. mxc_iomux_set_input(MX53_FEC_FEC_MDI_SELECT_INPUT, 0x1);
  90. /*FEC_MDC*/
  91. mxc_request_iomux(MX53_PIN_FEC_MDC, IOMUX_CONFIG_ALT0);
  92. mxc_iomux_set_pad(MX53_PIN_FEC_MDC, PAD_CTL_DRV_HIGH);
  93. /* FEC RXD1 */
  94. mxc_request_iomux(MX53_PIN_FEC_RXD1, IOMUX_CONFIG_ALT0);
  95. mxc_iomux_set_pad(MX53_PIN_FEC_RXD1,
  96. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  97. /* FEC RXD0 */
  98. mxc_request_iomux(MX53_PIN_FEC_RXD0, IOMUX_CONFIG_ALT0);
  99. mxc_iomux_set_pad(MX53_PIN_FEC_RXD0,
  100. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  101. /* FEC TXD1 */
  102. mxc_request_iomux(MX53_PIN_FEC_TXD1, IOMUX_CONFIG_ALT0);
  103. mxc_iomux_set_pad(MX53_PIN_FEC_TXD1, PAD_CTL_DRV_HIGH);
  104. /* FEC TXD0 */
  105. mxc_request_iomux(MX53_PIN_FEC_TXD0, IOMUX_CONFIG_ALT0);
  106. mxc_iomux_set_pad(MX53_PIN_FEC_TXD0, PAD_CTL_DRV_HIGH);
  107. /* FEC TX_EN */
  108. mxc_request_iomux(MX53_PIN_FEC_TX_EN, IOMUX_CONFIG_ALT0);
  109. mxc_iomux_set_pad(MX53_PIN_FEC_TX_EN, PAD_CTL_DRV_HIGH);
  110. /* FEC TX_CLK */
  111. mxc_request_iomux(MX53_PIN_FEC_REF_CLK, IOMUX_CONFIG_ALT0);
  112. mxc_iomux_set_pad(MX53_PIN_FEC_REF_CLK,
  113. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  114. /* FEC RX_ER */
  115. mxc_request_iomux(MX53_PIN_FEC_RX_ER, IOMUX_CONFIG_ALT0);
  116. mxc_iomux_set_pad(MX53_PIN_FEC_RX_ER,
  117. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  118. /* FEC CRS */
  119. mxc_request_iomux(MX53_PIN_FEC_CRS_DV, IOMUX_CONFIG_ALT0);
  120. mxc_iomux_set_pad(MX53_PIN_FEC_CRS_DV,
  121. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  122. }
  123. #ifdef CONFIG_FSL_ESDHC
  124. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  125. {MMC_SDHC1_BASE_ADDR, 1},
  126. {MMC_SDHC3_BASE_ADDR, 1},
  127. };
  128. int board_mmc_getcd(u8 *cd, struct mmc *mmc)
  129. {
  130. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  131. mxc_request_iomux(MX53_PIN_EIM_DA11, IOMUX_CONFIG_ALT1);
  132. mxc_request_iomux(MX53_PIN_EIM_DA13, IOMUX_CONFIG_ALT1);
  133. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  134. *cd = gpio_get_value(77); /*GPIO3_13*/
  135. else
  136. *cd = gpio_get_value(75); /*GPIO3_11*/
  137. return 0;
  138. }
  139. int board_mmc_init(bd_t *bis)
  140. {
  141. u32 index;
  142. s32 status = 0;
  143. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  144. switch (index) {
  145. case 0:
  146. mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
  147. mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
  148. mxc_request_iomux(MX53_PIN_SD1_DATA0,
  149. IOMUX_CONFIG_ALT0);
  150. mxc_request_iomux(MX53_PIN_SD1_DATA1,
  151. IOMUX_CONFIG_ALT0);
  152. mxc_request_iomux(MX53_PIN_SD1_DATA2,
  153. IOMUX_CONFIG_ALT0);
  154. mxc_request_iomux(MX53_PIN_SD1_DATA3,
  155. IOMUX_CONFIG_ALT0);
  156. mxc_request_iomux(MX53_PIN_EIM_DA13,
  157. IOMUX_CONFIG_ALT1);
  158. mxc_iomux_set_pad(MX53_PIN_SD1_CMD,
  159. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  160. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  161. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  162. mxc_iomux_set_pad(MX53_PIN_SD1_CLK,
  163. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  164. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  165. PAD_CTL_DRV_HIGH);
  166. mxc_iomux_set_pad(MX53_PIN_SD1_DATA0,
  167. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  168. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  169. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  170. mxc_iomux_set_pad(MX53_PIN_SD1_DATA1,
  171. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  172. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  173. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  174. mxc_iomux_set_pad(MX53_PIN_SD1_DATA2,
  175. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  176. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  177. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  178. mxc_iomux_set_pad(MX53_PIN_SD1_DATA3,
  179. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  180. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  181. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  182. break;
  183. case 1:
  184. mxc_request_iomux(MX53_PIN_ATA_RESET_B,
  185. IOMUX_CONFIG_ALT2);
  186. mxc_request_iomux(MX53_PIN_ATA_IORDY,
  187. IOMUX_CONFIG_ALT2);
  188. mxc_request_iomux(MX53_PIN_ATA_DATA8,
  189. IOMUX_CONFIG_ALT4);
  190. mxc_request_iomux(MX53_PIN_ATA_DATA9,
  191. IOMUX_CONFIG_ALT4);
  192. mxc_request_iomux(MX53_PIN_ATA_DATA10,
  193. IOMUX_CONFIG_ALT4);
  194. mxc_request_iomux(MX53_PIN_ATA_DATA11,
  195. IOMUX_CONFIG_ALT4);
  196. mxc_request_iomux(MX53_PIN_ATA_DATA0,
  197. IOMUX_CONFIG_ALT4);
  198. mxc_request_iomux(MX53_PIN_ATA_DATA1,
  199. IOMUX_CONFIG_ALT4);
  200. mxc_request_iomux(MX53_PIN_ATA_DATA2,
  201. IOMUX_CONFIG_ALT4);
  202. mxc_request_iomux(MX53_PIN_ATA_DATA3,
  203. IOMUX_CONFIG_ALT4);
  204. mxc_request_iomux(MX53_PIN_EIM_DA11,
  205. IOMUX_CONFIG_ALT1);
  206. mxc_iomux_set_pad(MX53_PIN_ATA_RESET_B,
  207. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  208. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  209. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  210. mxc_iomux_set_pad(MX53_PIN_ATA_IORDY,
  211. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  212. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  213. PAD_CTL_DRV_HIGH);
  214. mxc_iomux_set_pad(MX53_PIN_ATA_DATA8,
  215. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  216. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  217. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  218. mxc_iomux_set_pad(MX53_PIN_ATA_DATA9,
  219. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  220. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  221. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  222. mxc_iomux_set_pad(MX53_PIN_ATA_DATA10,
  223. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  224. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  225. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  226. mxc_iomux_set_pad(MX53_PIN_ATA_DATA11,
  227. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  228. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  229. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  230. mxc_iomux_set_pad(MX53_PIN_ATA_DATA0,
  231. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  232. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  233. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  234. mxc_iomux_set_pad(MX53_PIN_ATA_DATA1,
  235. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  236. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  237. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  238. mxc_iomux_set_pad(MX53_PIN_ATA_DATA2,
  239. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  240. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  241. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  242. mxc_iomux_set_pad(MX53_PIN_ATA_DATA3,
  243. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  244. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  245. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  246. break;
  247. default:
  248. printf("Warning: you configured more ESDHC controller"
  249. "(%d) as supported by the board(2)\n",
  250. CONFIG_SYS_FSL_ESDHC_NUM);
  251. return status;
  252. }
  253. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  254. }
  255. return status;
  256. }
  257. #endif
  258. int board_early_init_f(void)
  259. {
  260. setup_iomux_uart();
  261. setup_iomux_fec();
  262. return 0;
  263. }
  264. int board_init(void)
  265. {
  266. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  267. return 0;
  268. }
  269. int checkboard(void)
  270. {
  271. puts("Board: MX53 LOCO\n");
  272. return 0;
  273. }