mx51evk.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/gpio.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/mx5x_pins.h>
  27. #include <asm/arch/iomux.h>
  28. #include <asm/errno.h>
  29. #include <asm/arch/sys_proto.h>
  30. #include <asm/arch/crm_regs.h>
  31. #include <i2c.h>
  32. #include <mmc.h>
  33. #include <fsl_esdhc.h>
  34. #include <pmic.h>
  35. #include <fsl_pmic.h>
  36. #include <mc13892.h>
  37. #include <usb/ehci-fsl.h>
  38. DECLARE_GLOBAL_DATA_PTR;
  39. #ifdef CONFIG_FSL_ESDHC
  40. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  41. {MMC_SDHC1_BASE_ADDR, 1},
  42. {MMC_SDHC2_BASE_ADDR, 1},
  43. };
  44. #endif
  45. int dram_init(void)
  46. {
  47. /* dram_init must store complete ramsize in gd->ram_size */
  48. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  49. PHYS_SDRAM_1_SIZE);
  50. return 0;
  51. }
  52. static void setup_iomux_uart(void)
  53. {
  54. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  55. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
  56. mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
  57. mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
  58. mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
  59. mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
  60. mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
  61. mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
  62. mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
  63. mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
  64. }
  65. static void setup_iomux_fec(void)
  66. {
  67. /*FEC_MDIO*/
  68. mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3);
  69. mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD);
  70. /*FEC_MDC*/
  71. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  72. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  73. /* FEC RDATA[3] */
  74. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  75. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  76. /* FEC RDATA[2] */
  77. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  78. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  79. /* FEC RDATA[1] */
  80. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  81. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  82. /* FEC RDATA[0] */
  83. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  84. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  85. /* FEC TDATA[3] */
  86. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  87. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  88. /* FEC TDATA[2] */
  89. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  90. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  91. /* FEC TDATA[1] */
  92. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  93. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  94. /* FEC TDATA[0] */
  95. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  96. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  97. /* FEC TX_EN */
  98. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  99. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  100. /* FEC TX_ER */
  101. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  102. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  103. /* FEC TX_CLK */
  104. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  105. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  106. /* FEC TX_COL */
  107. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  108. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  109. /* FEC RX_CLK */
  110. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  111. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  112. /* FEC RX_CRS */
  113. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  114. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  115. /* FEC RX_ER */
  116. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  117. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  118. /* FEC RX_DV */
  119. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  120. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  121. }
  122. #ifdef CONFIG_MXC_SPI
  123. static void setup_iomux_spi(void)
  124. {
  125. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  126. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  127. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI, 0x105);
  128. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  129. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  130. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO, 0x105);
  131. /* de-select SS1 of instance: ecspi1. */
  132. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
  133. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1, 0x85);
  134. /* 000: Select mux mode: ALT0 mux port: SS0 ecspi1 */
  135. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
  136. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0, 0x185);
  137. /* 000: Select mux mode: ALT0 mux port: RDY of instance: ecspi1. */
  138. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0);
  139. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x180);
  140. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  141. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  142. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK, 0x105);
  143. }
  144. #endif
  145. #ifdef CONFIG_USB_EHCI_MX5
  146. #define MX51EVK_USBH1_HUB_RST IOMUX_TO_GPIO(MX51_PIN_GPIO1_7) /* GPIO1_7 */
  147. #define MX51EVK_USBH1_STP IOMUX_TO_GPIO(MX51_PIN_USBH1_STP) /* GPIO1_27 */
  148. #define MX51EVK_USB_CLK_EN_B IOMUX_TO_GPIO(MX51_PIN_EIM_D18) /* GPIO2_1 */
  149. #define MX51EVK_USB_PHY_RESET IOMUX_TO_GPIO(MX51_PIN_EIM_D21) /* GPIO2_5 */
  150. #define USBH1_PAD (PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH | \
  151. PAD_CTL_100K_PU | PAD_CTL_PUE_PULL | \
  152. PAD_CTL_PKE_ENABLE | PAD_CTL_HYS_ENABLE)
  153. #define GPIO_PAD (PAD_CTL_DRV_HIGH | PAD_CTL_PKE_ENABLE | \
  154. PAD_CTL_SRE_FAST)
  155. #define NO_PAD (1 << 16)
  156. static void setup_usb_h1(void)
  157. {
  158. setup_iomux_usb_h1();
  159. /* GPIO_1_7 for USBH1 hub reset */
  160. mxc_request_iomux(MX51_PIN_GPIO1_7, IOMUX_CONFIG_ALT0);
  161. mxc_iomux_set_pad(MX51_PIN_GPIO1_7, NO_PAD);
  162. /* GPIO_2_1 */
  163. mxc_request_iomux(MX51_PIN_EIM_D17, IOMUX_CONFIG_ALT1);
  164. mxc_iomux_set_pad(MX51_PIN_EIM_D17, GPIO_PAD);
  165. /* GPIO_2_5 for USB PHY reset */
  166. mxc_request_iomux(MX51_PIN_EIM_D21, IOMUX_CONFIG_ALT1);
  167. mxc_iomux_set_pad(MX51_PIN_EIM_D21, GPIO_PAD);
  168. }
  169. int board_ehci_hcd_init(int port)
  170. {
  171. /* Set USBH1_STP to GPIO and toggle it */
  172. mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_GPIO);
  173. mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USBH1_PAD);
  174. gpio_direction_output(MX51EVK_USBH1_STP, 0);
  175. gpio_direction_output(MX51EVK_USB_PHY_RESET, 0);
  176. mdelay(10);
  177. gpio_set_value(MX51EVK_USBH1_STP, 1);
  178. /* Set back USBH1_STP to be function */
  179. mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_ALT0);
  180. mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USBH1_PAD);
  181. /* De-assert USB PHY RESETB */
  182. gpio_set_value(MX51EVK_USB_PHY_RESET, 1);
  183. /* Drive USB_CLK_EN_B line low */
  184. gpio_direction_output(MX51EVK_USB_CLK_EN_B, 0);
  185. /* Reset USB hub */
  186. gpio_direction_output(MX51EVK_USBH1_HUB_RST, 0);
  187. mdelay(2);
  188. gpio_set_value(MX51EVK_USBH1_HUB_RST, 1);
  189. return 0;
  190. }
  191. #endif
  192. static void power_init(void)
  193. {
  194. unsigned int val;
  195. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
  196. struct pmic *p;
  197. pmic_init();
  198. p = get_pmic();
  199. /* Write needed to Power Gate 2 register */
  200. pmic_reg_read(p, REG_POWER_MISC, &val);
  201. val &= ~PWGT2SPIEN;
  202. pmic_reg_write(p, REG_POWER_MISC, val);
  203. /* Externally powered */
  204. pmic_reg_read(p, REG_CHARGE, &val);
  205. val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
  206. pmic_reg_write(p, REG_CHARGE, val);
  207. /* power up the system first */
  208. pmic_reg_write(p, REG_POWER_MISC, PWUP);
  209. /* Set core voltage to 1.1V */
  210. pmic_reg_read(p, REG_SW_0, &val);
  211. val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
  212. pmic_reg_write(p, REG_SW_0, val);
  213. /* Setup VCC (SW2) to 1.25 */
  214. pmic_reg_read(p, REG_SW_1, &val);
  215. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  216. pmic_reg_write(p, REG_SW_1, val);
  217. /* Setup 1V2_DIG1 (SW3) to 1.25 */
  218. pmic_reg_read(p, REG_SW_2, &val);
  219. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  220. pmic_reg_write(p, REG_SW_2, val);
  221. udelay(50);
  222. /* Raise the core frequency to 800MHz */
  223. writel(0x0, &mxc_ccm->cacrr);
  224. /* Set switchers in Auto in NORMAL mode & STANDBY mode */
  225. /* Setup the switcher mode for SW1 & SW2*/
  226. pmic_reg_read(p, REG_SW_4, &val);
  227. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  228. (SWMODE_MASK << SWMODE2_SHIFT)));
  229. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  230. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  231. pmic_reg_write(p, REG_SW_4, val);
  232. /* Setup the switcher mode for SW3 & SW4 */
  233. pmic_reg_read(p, REG_SW_5, &val);
  234. val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
  235. (SWMODE_MASK << SWMODE4_SHIFT)));
  236. val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
  237. (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
  238. pmic_reg_write(p, REG_SW_5, val);
  239. /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
  240. pmic_reg_read(p, REG_SETTING_0, &val);
  241. val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
  242. val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
  243. pmic_reg_write(p, REG_SETTING_0, val);
  244. /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
  245. pmic_reg_read(p, REG_SETTING_1, &val);
  246. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  247. val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
  248. pmic_reg_write(p, REG_SETTING_1, val);
  249. /* Configure VGEN3 and VCAM regulators to use external PNP */
  250. val = VGEN3CONFIG | VCAMCONFIG;
  251. pmic_reg_write(p, REG_MODE_1, val);
  252. udelay(200);
  253. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  254. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  255. VVIDEOEN | VAUDIOEN | VSDEN;
  256. pmic_reg_write(p, REG_MODE_1, val);
  257. mxc_request_iomux(MX51_PIN_EIM_A20, IOMUX_CONFIG_ALT1);
  258. gpio_direction_output(46, 0);
  259. udelay(500);
  260. gpio_set_value(46, 1);
  261. }
  262. #ifdef CONFIG_FSL_ESDHC
  263. int board_mmc_getcd(u8 *cd, struct mmc *mmc)
  264. {
  265. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  266. mxc_request_iomux(MX51_PIN_GPIO1_0, IOMUX_CONFIG_ALT1);
  267. mxc_request_iomux(MX51_PIN_GPIO1_6, IOMUX_CONFIG_ALT0);
  268. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  269. *cd = gpio_get_value(0);
  270. else
  271. *cd = gpio_get_value(6);
  272. return 0;
  273. }
  274. int board_mmc_init(bd_t *bis)
  275. {
  276. u32 index;
  277. s32 status = 0;
  278. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
  279. index++) {
  280. switch (index) {
  281. case 0:
  282. mxc_request_iomux(MX51_PIN_SD1_CMD,
  283. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  284. mxc_request_iomux(MX51_PIN_SD1_CLK,
  285. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  286. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  287. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  288. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  289. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  290. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  291. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  292. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  293. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  294. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  295. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  296. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  297. PAD_CTL_PUE_PULL |
  298. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  299. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  300. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  301. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  302. PAD_CTL_PUE_PULL |
  303. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  304. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  305. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  306. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  307. PAD_CTL_PUE_PULL |
  308. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  309. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  310. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  311. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  312. PAD_CTL_PUE_PULL |
  313. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  314. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  315. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  316. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  317. PAD_CTL_PUE_PULL |
  318. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  319. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  320. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  321. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  322. PAD_CTL_PUE_PULL |
  323. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  324. mxc_request_iomux(MX51_PIN_GPIO1_0,
  325. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  326. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  327. PAD_CTL_HYS_ENABLE);
  328. mxc_request_iomux(MX51_PIN_GPIO1_1,
  329. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  330. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  331. PAD_CTL_HYS_ENABLE);
  332. break;
  333. case 1:
  334. mxc_request_iomux(MX51_PIN_SD2_CMD,
  335. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  336. mxc_request_iomux(MX51_PIN_SD2_CLK,
  337. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  338. mxc_request_iomux(MX51_PIN_SD2_DATA0,
  339. IOMUX_CONFIG_ALT0);
  340. mxc_request_iomux(MX51_PIN_SD2_DATA1,
  341. IOMUX_CONFIG_ALT0);
  342. mxc_request_iomux(MX51_PIN_SD2_DATA2,
  343. IOMUX_CONFIG_ALT0);
  344. mxc_request_iomux(MX51_PIN_SD2_DATA3,
  345. IOMUX_CONFIG_ALT0);
  346. mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
  347. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  348. PAD_CTL_SRE_FAST);
  349. mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
  350. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  351. PAD_CTL_SRE_FAST);
  352. mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
  353. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  354. PAD_CTL_SRE_FAST);
  355. mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
  356. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  357. PAD_CTL_SRE_FAST);
  358. mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
  359. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  360. PAD_CTL_SRE_FAST);
  361. mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
  362. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  363. PAD_CTL_SRE_FAST);
  364. mxc_request_iomux(MX51_PIN_SD2_CMD,
  365. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  366. mxc_request_iomux(MX51_PIN_GPIO1_6,
  367. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  368. mxc_iomux_set_pad(MX51_PIN_GPIO1_6,
  369. PAD_CTL_HYS_ENABLE);
  370. mxc_request_iomux(MX51_PIN_GPIO1_5,
  371. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  372. mxc_iomux_set_pad(MX51_PIN_GPIO1_5,
  373. PAD_CTL_HYS_ENABLE);
  374. break;
  375. default:
  376. printf("Warning: you configured more ESDHC controller"
  377. "(%d) as supported by the board(2)\n",
  378. CONFIG_SYS_FSL_ESDHC_NUM);
  379. return status;
  380. }
  381. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  382. }
  383. return status;
  384. }
  385. #endif
  386. int board_early_init_f(void)
  387. {
  388. setup_iomux_uart();
  389. setup_iomux_fec();
  390. #ifdef CONFIG_USB_EHCI_MX5
  391. setup_usb_h1();
  392. #endif
  393. return 0;
  394. }
  395. int board_init(void)
  396. {
  397. /* address of boot parameters */
  398. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  399. return 0;
  400. }
  401. #ifdef CONFIG_BOARD_LATE_INIT
  402. int board_late_init(void)
  403. {
  404. #ifdef CONFIG_MXC_SPI
  405. setup_iomux_spi();
  406. power_init();
  407. #endif
  408. return 0;
  409. }
  410. #endif
  411. int checkboard(void)
  412. {
  413. puts("Board: MX51EVK\n");
  414. return 0;
  415. }