speed.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /*
  2. *
  3. * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
  4. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/processor.h>
  26. #include <asm/immap.h>
  27. #include <asm/io.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. /*
  30. * Low Power Divider specifications
  31. */
  32. #define CLOCK_LPD_MIN (1 << 0) /* Divider (decoded) */
  33. #define CLOCK_LPD_MAX (1 << 15) /* Divider (decoded) */
  34. #define CLOCK_PLL_FVCO_MAX 540000000
  35. #define CLOCK_PLL_FVCO_MIN 300000000
  36. #define CLOCK_PLL_FSYS_MAX 266666666
  37. #define CLOCK_PLL_FSYS_MIN 100000000
  38. #define MHZ 1000000
  39. void clock_enter_limp(int lpdiv)
  40. {
  41. ccm_t *ccm = (ccm_t *)MMAP_CCM;
  42. int i, j;
  43. /* Check bounds of divider */
  44. if (lpdiv < CLOCK_LPD_MIN)
  45. lpdiv = CLOCK_LPD_MIN;
  46. if (lpdiv > CLOCK_LPD_MAX)
  47. lpdiv = CLOCK_LPD_MAX;
  48. /* Round divider down to nearest power of two */
  49. for (i = 0, j = lpdiv; j != 1; j >>= 1, i++) ;
  50. /* Apply the divider to the system clock */
  51. clrsetbits_be16(&ccm->cdr, 0x0f00, CCM_CDR_LPDIV(i));
  52. /* Enable Limp Mode */
  53. setbits_be16(&ccm->misccr, CCM_MISCCR_LIMP);
  54. }
  55. /*
  56. * brief Exit Limp mode
  57. * warning The PLL should be set and locked prior to exiting Limp mode
  58. */
  59. void clock_exit_limp(void)
  60. {
  61. ccm_t *ccm = (ccm_t *)MMAP_CCM;
  62. pll_t *pll = (pll_t *)MMAP_PLL;
  63. /* Exit Limp mode */
  64. clrbits_be16(&ccm->misccr, CCM_MISCCR_LIMP);
  65. /* Wait for the PLL to lock */
  66. while (!(in_be32(&pll->psr) & PLL_PSR_LOCK))
  67. ;
  68. }
  69. /*
  70. * get_clocks() fills in gd->cpu_clock and gd->bus_clk
  71. */
  72. int get_clocks(void)
  73. {
  74. ccm_t *ccm = (ccm_t *)MMAP_CCM;
  75. pll_t *pll = (pll_t *)MMAP_PLL;
  76. int vco, temp, pcrvalue, pfdr;
  77. u8 bootmode;
  78. pcrvalue = in_be32(&pll->pcr) & 0xFF0F0FFF;
  79. pfdr = pcrvalue >> 24;
  80. if (pfdr == 0x1E)
  81. bootmode = 0; /* Normal Mode */
  82. #ifdef CONFIG_CF_SBF
  83. bootmode = 3; /* Serial Mode */
  84. #endif
  85. if (bootmode == 0) {
  86. /* Normal mode */
  87. vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
  88. if ((vco < CLOCK_PLL_FVCO_MIN) || (vco > CLOCK_PLL_FVCO_MAX)) {
  89. /* Default value */
  90. pcrvalue = (in_be32(&pll->pcr) & 0x00FFFFFF);
  91. pcrvalue |= 0x1E << 24;
  92. out_be32(&pll->pcr, pcrvalue);
  93. vco =
  94. ((in_be32(&pll->pcr) & 0xFF000000) >> 24) *
  95. CONFIG_SYS_INPUT_CLKSRC;
  96. }
  97. gd->vco_clk = vco; /* Vco clock */
  98. } else if (bootmode == 3) {
  99. /* serial mode */
  100. vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
  101. gd->vco_clk = vco; /* Vco clock */
  102. }
  103. if ((in_be16(&ccm->ccr) & CCM_MISCCR_LIMP) == CCM_MISCCR_LIMP) {
  104. /* Limp mode */
  105. } else {
  106. gd->inp_clk = CONFIG_SYS_INPUT_CLKSRC; /* Input clock */
  107. temp = (in_be32(&pll->pcr) & PLL_PCR_OUTDIV1_MASK) + 1;
  108. gd->cpu_clk = vco / temp; /* cpu clock */
  109. temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV2_MASK) >> 4) + 1;
  110. gd->flb_clk = vco / temp; /* flexbus clock */
  111. gd->bus_clk = gd->flb_clk;
  112. }
  113. #ifdef CONFIG_FSL_I2C
  114. gd->arch.i2c1_clk = gd->bus_clk;
  115. #endif
  116. return (0);
  117. }