lowlevel_init.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Board specific setup info
  3. *
  4. * (C) Copyright 2003
  5. * Texas Instruments, <www.ti.com>
  6. * Kshitij Gupta <Kshitij@ti.com>
  7. *
  8. * Modified for OMAP 1610 H2 board by Nishant Kamat, Jan 2004
  9. *
  10. * Modified for OMAP 5912 OSK board by Rishi Bhattacharya, Apr 2004
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #include <config.h>
  30. #include <version.h>
  31. #if defined(CONFIG_OMAP1610)
  32. #include <./configs/omap1510.h>
  33. #endif
  34. _TEXT_BASE:
  35. .word TEXT_BASE /* sdram load addr from config.mk */
  36. .globl lowlevel_init
  37. lowlevel_init:
  38. /*------------------------------------------------------*
  39. * Ensure i-cache is enabled *
  40. * To configure TC regs without fetching instruction *
  41. *------------------------------------------------------*/
  42. mrc p15, 0, r0, c1, c0
  43. orr r0, r0, #0x1000
  44. mcr p15, 0, r0, c1, c0
  45. /*------------------------------------------------------*
  46. *mask all IRQs by setting all bits in the INTMR default*
  47. *------------------------------------------------------*/
  48. mov r1, #0xffffffff
  49. ldr r0, =REG_IHL1_MIR
  50. str r1, [r0]
  51. ldr r0, =REG_IHL2_MIR
  52. str r1, [r0]
  53. /*------------------------------------------------------*
  54. * Set up ARM CLM registers (IDLECT1) *
  55. *------------------------------------------------------*/
  56. ldr r0, REG_ARM_IDLECT1
  57. ldr r1, VAL_ARM_IDLECT1
  58. str r1, [r0]
  59. /*------------------------------------------------------*
  60. * Set up ARM CLM registers (IDLECT2) *
  61. *------------------------------------------------------*/
  62. ldr r0, REG_ARM_IDLECT2
  63. ldr r1, VAL_ARM_IDLECT2
  64. str r1, [r0]
  65. /*------------------------------------------------------*
  66. * Set up ARM CLM registers (IDLECT3) *
  67. *------------------------------------------------------*/
  68. ldr r0, REG_ARM_IDLECT3
  69. ldr r1, VAL_ARM_IDLECT3
  70. str r1, [r0]
  71. mov r1, #0x01 /* PER_EN bit */
  72. ldr r0, REG_ARM_RSTCT2
  73. strh r1, [r0] /* CLKM; Peripheral reset. */
  74. /* Set CLKM to Sync-Scalable */
  75. mov r1, #0x1000
  76. ldr r0, REG_ARM_SYSST
  77. mov r2, #0
  78. 1: cmp r2, #1
  79. streqh r1, [r0]
  80. add r2, r2, #1
  81. cmp r2, #0x100 /* wait for any bubbles to finish */
  82. bne 1b
  83. ldr r1, VAL_ARM_CKCTL
  84. ldr r0, REG_ARM_CKCTL
  85. strh r1, [r0]
  86. /* a few nops to let settle */
  87. nop
  88. nop
  89. nop
  90. nop
  91. nop
  92. nop
  93. nop
  94. nop
  95. nop
  96. nop
  97. /* setup DPLL 1 */
  98. /* Ramp up the clock to 96Mhz */
  99. ldr r1, VAL_DPLL1_CTL
  100. ldr r0, REG_DPLL1_CTL
  101. strh r1, [r0]
  102. ands r1, r1, #0x10 /* Check if PLL is enabled. */
  103. beq lock_end /* Do not look for lock if BYPASS selected */
  104. 2:
  105. ldrh r1, [r0]
  106. ands r1, r1, #0x01 /* Check the LOCK bit.*/
  107. beq 2b /* loop until bit goes hi. */
  108. lock_end:
  109. /*------------------------------------------------------*
  110. * Turn off the watchdog during init... *
  111. *------------------------------------------------------*/
  112. ldr r0, REG_WATCHDOG
  113. ldr r1, WATCHDOG_VAL1
  114. str r1, [r0]
  115. ldr r1, WATCHDOG_VAL2
  116. str r1, [r0]
  117. ldr r0, REG_WSPRDOG
  118. ldr r1, WSPRDOG_VAL1
  119. str r1, [r0]
  120. ldr r0, REG_WWPSDOG
  121. watch1Wait:
  122. ldr r1, [r0]
  123. tst r1, #0x10
  124. bne watch1Wait
  125. ldr r0, REG_WSPRDOG
  126. ldr r1, WSPRDOG_VAL2
  127. str r1, [r0]
  128. ldr r0, REG_WWPSDOG
  129. watch2Wait:
  130. ldr r1, [r0]
  131. tst r1, #0x10
  132. bne watch2Wait
  133. /* Set memory timings corresponding to the new clock speed */
  134. ldr r3, VAL_SDRAM_CONFIG_SDF0
  135. /* Check execution location to determine current execution location
  136. * and branch to appropriate initialization code.
  137. */
  138. mov r0, #0x10000000 /* Load physical SDRAM base. */
  139. mov r1, pc /* Get current execution location. */
  140. cmp r1, r0 /* Compare. */
  141. bge skip_sdram /* Skip over EMIF-fast initialization if running from SDRAM. */
  142. /* identify the device revision, -- TMX or TMP(TMS) */
  143. ldr r0, REG_DEVICE_ID
  144. ldr r1, [r0]
  145. ldr r0, VAL_DEVICE_ID_TMP
  146. mov r1, r1, lsl #15
  147. mov r1, r1, lsr #16
  148. cmp r0, r1
  149. bne skip_TMP_Patch
  150. /* Enable TMP/TMS device new features */
  151. mov r0, #1
  152. ldr r1, REG_TC_EMIFF_DOUBLER
  153. str r0, [r1]
  154. /* Enable new ac parameters */
  155. mov r0, #0x0b
  156. ldr r1, REG_SDRAM_CONFIG2
  157. str r0, [r1]
  158. ldr r3, VAL_SDRAM_CONFIG_SDF1
  159. skip_TMP_Patch:
  160. /*
  161. * Delay for SDRAM initialization.
  162. */
  163. mov r0, #0x1800 /* value should be checked */
  164. 3:
  165. subs r0, r0, #0x1 /* Decrement count */
  166. bne 3b
  167. /*
  168. * Set SDRAM control values. Disable refresh before MRS command.
  169. */
  170. /* mobile ddr operation */
  171. ldr r0, REG_SDRAM_OPERATION
  172. mov r2, #07
  173. str r2, [r0]
  174. /* config register */
  175. ldr r0, REG_SDRAM_CONFIG
  176. str r3, [r0]
  177. /* manual command register */
  178. ldr r0, REG_SDRAM_MANUAL_CMD
  179. /* issue set cke high */
  180. mov r1, #CMD_SDRAM_CKE_SET_HIGH
  181. str r1, [r0]
  182. /* issue nop */
  183. mov r1, #CMD_SDRAM_NOP
  184. str r1, [r0]
  185. mov r2, #0x0100
  186. waitMDDR1:
  187. subs r2, r2, #1
  188. bne waitMDDR1 /* delay loop */
  189. /* issue precharge */
  190. mov r1, #CMD_SDRAM_PRECHARGE
  191. str r1, [r0]
  192. /* issue autorefresh x 2 */
  193. mov r1, #CMD_SDRAM_AUTOREFRESH
  194. str r1, [r0]
  195. str r1, [r0]
  196. /* mrs register ddr mobile */
  197. ldr r0, REG_SDRAM_MRS
  198. mov r1, #0x33
  199. str r1, [r0]
  200. /* emrs1 low-power register */
  201. ldr r0, REG_SDRAM_EMRS1
  202. /* self refresh on all banks */
  203. mov r1, #0
  204. str r1, [r0]
  205. ldr r0, REG_DLL_URD_CONTROL
  206. ldr r1, DLL_URD_CONTROL_VAL
  207. str r1, [r0]
  208. ldr r0, REG_DLL_LRD_CONTROL
  209. ldr r1, DLL_LRD_CONTROL_VAL
  210. str r1, [r0]
  211. ldr r0, REG_DLL_WRT_CONTROL
  212. ldr r1, DLL_WRT_CONTROL_VAL
  213. str r1, [r0]
  214. /* delay loop */
  215. mov r0, #0x0100
  216. waitMDDR2:
  217. subs r0, r0, #1
  218. bne waitMDDR2
  219. /*
  220. * Delay for SDRAM initialization.
  221. */
  222. mov r0, #0x1800
  223. 4:
  224. subs r0, r0, #1 /* Decrement count. */
  225. bne 4b
  226. b common_tc
  227. skip_sdram:
  228. ldr r0, REG_SDRAM_CONFIG
  229. str r3, [r0]
  230. common_tc:
  231. /* slow interface */
  232. ldr r1, VAL_TC_EMIFS_CS0_CONFIG
  233. ldr r0, REG_TC_EMIFS_CS0_CONFIG
  234. str r1, [r0] /* Chip Select 0 */
  235. ldr r1, VAL_TC_EMIFS_CS1_CONFIG
  236. ldr r0, REG_TC_EMIFS_CS1_CONFIG
  237. str r1, [r0] /* Chip Select 1 */
  238. ldr r1, VAL_TC_EMIFS_CS3_CONFIG
  239. ldr r0, REG_TC_EMIFS_CS3_CONFIG
  240. str r1, [r0] /* Chip Select 3 */
  241. ldr r1, VAL_TC_EMIFS_DWS
  242. ldr r0, REG_TC_EMIFS_DWS
  243. str r1, [r0] /* Enable EMIFS.RDY for CS1 (ether) */
  244. #ifdef CONFIG_H2_OMAP1610
  245. /* inserting additional 2 clock cycle hold time for LAN */
  246. ldr r0, REG_TC_EMIFS_CS1_ADVANCED
  247. ldr r1, VAL_TC_EMIFS_CS1_ADVANCED
  248. str r1, [r0]
  249. #endif
  250. /* Start MPU Timer 1 */
  251. ldr r0, REG_MPU_LOAD_TIMER
  252. ldr r1, VAL_MPU_LOAD_TIMER
  253. str r1, [r0]
  254. ldr r0, REG_MPU_CNTL_TIMER
  255. ldr r1, VAL_MPU_CNTL_TIMER
  256. str r1, [r0]
  257. /* back to arch calling code */
  258. mov pc, lr
  259. /* the literal pools origin */
  260. .ltorg
  261. REG_DEVICE_ID: /* 32 bits */
  262. .word 0xfffe2004
  263. REG_TC_EMIFS_CONFIG:
  264. .word 0xfffecc0c
  265. REG_TC_EMIFS_CS0_CONFIG: /* 32 bits */
  266. .word 0xfffecc10
  267. REG_TC_EMIFS_CS1_CONFIG: /* 32 bits */
  268. .word 0xfffecc14
  269. REG_TC_EMIFS_CS2_CONFIG: /* 32 bits */
  270. .word 0xfffecc18
  271. REG_TC_EMIFS_CS3_CONFIG: /* 32 bits */
  272. .word 0xfffecc1c
  273. REG_TC_EMIFS_DWS: /* 32 bits */
  274. .word 0xfffecc40
  275. #ifdef CONFIG_H2_OMAP1610
  276. REG_TC_EMIFS_CS1_ADVANCED: /* 32 bits */
  277. .word 0xfffecc54
  278. #endif
  279. /* MPU clock/reset/power mode control registers */
  280. REG_ARM_CKCTL: /* 16 bits */
  281. .word 0xfffece00
  282. REG_ARM_IDLECT3: /* 16 bits */
  283. .word 0xfffece24
  284. REG_ARM_IDLECT2: /* 16 bits */
  285. .word 0xfffece08
  286. REG_ARM_IDLECT1: /* 16 bits */
  287. .word 0xfffece04
  288. REG_ARM_RSTCT2: /* 16 bits */
  289. .word 0xfffece14
  290. REG_ARM_SYSST: /* 16 bits */
  291. .word 0xfffece18
  292. /* DPLL control registers */
  293. REG_DPLL1_CTL: /* 16 bits */
  294. .word 0xfffecf00
  295. /* Watch Dog register */
  296. /* secure watchdog stop */
  297. REG_WSPRDOG:
  298. .word 0xfffeb048
  299. /* watchdog write pending */
  300. REG_WWPSDOG:
  301. .word 0xfffeb034
  302. WSPRDOG_VAL1:
  303. .word 0x0000aaaa
  304. WSPRDOG_VAL2:
  305. .word 0x00005555
  306. /* SDRAM config is: auto refresh enabled, 16 bit 4 bank,
  307. counter @8192 rows, 10 ns, 8 burst */
  308. REG_SDRAM_CONFIG:
  309. .word 0xfffecc20
  310. REG_SDRAM_CONFIG2:
  311. .word 0xfffecc3c
  312. REG_TC_EMIFF_DOUBLER: /* 32 bits */
  313. .word 0xfffecc60
  314. /* Operation register */
  315. REG_SDRAM_OPERATION:
  316. .word 0xfffecc80
  317. /* Manual command register */
  318. REG_SDRAM_MANUAL_CMD:
  319. .word 0xfffecc84
  320. /* SDRAM MRS (New) config is: CAS latency is 2, burst length 8 */
  321. REG_SDRAM_MRS:
  322. .word 0xfffecc70
  323. /* SDRAM MRS (New) config is: CAS latency is 2, burst length 8 */
  324. REG_SDRAM_EMRS1:
  325. .word 0xfffecc78
  326. /* WRT DLL register */
  327. REG_DLL_WRT_CONTROL:
  328. .word 0xfffecc68
  329. DLL_WRT_CONTROL_VAL:
  330. .word 0x03f00002 /* Phase of 72deg, write offset +31 */
  331. /* URD DLL register */
  332. REG_DLL_URD_CONTROL:
  333. .word 0xfffeccc0
  334. DLL_URD_CONTROL_VAL:
  335. .word 0x00800002 /* Phase of 72deg, read offset +31 */
  336. /* LRD DLL register */
  337. REG_DLL_LRD_CONTROL:
  338. .word 0xfffecccc
  339. DLL_LRD_CONTROL_VAL:
  340. .word 0x00800002 /* read offset +31 */
  341. REG_WATCHDOG:
  342. .word 0xfffec808
  343. WATCHDOG_VAL1:
  344. .word 0x000000f5
  345. WATCHDOG_VAL2:
  346. .word 0x000000a0
  347. REG_MPU_LOAD_TIMER:
  348. .word 0xfffec504
  349. REG_MPU_CNTL_TIMER:
  350. .word 0xfffec500
  351. VAL_MPU_LOAD_TIMER:
  352. .word 0xffffffff
  353. VAL_MPU_CNTL_TIMER:
  354. .word 0xffffffa1
  355. /* 96 MHz Samsung Mobile DDR */
  356. /* Original setting for TMX device */
  357. VAL_SDRAM_CONFIG_SDF0:
  358. .word 0x0014e6fe
  359. /* NEW_SYS_FREQ mode (valid only TMP/TMS devices) */
  360. VAL_SDRAM_CONFIG_SDF1:
  361. .word 0x0114e6fe
  362. VAL_ARM_CKCTL:
  363. .word 0x2000 /* was: 0x3000, now use CLK_REF for timer input */
  364. VAL_DPLL1_CTL:
  365. .word 0x2830
  366. #ifdef CONFIG_OSK_OMAP5912
  367. VAL_TC_EMIFS_CS0_CONFIG:
  368. .word 0x002130b0
  369. VAL_TC_EMIFS_CS1_CONFIG:
  370. .word 0x00001131
  371. VAL_TC_EMIFS_CS2_CONFIG:
  372. .word 0x000055f0
  373. VAL_TC_EMIFS_CS3_CONFIG:
  374. .word 0x88013141
  375. VAL_TC_EMIFS_DWS: /* Enable EMIFS.RDY for CS1 access (ether) */
  376. .word 0x000000c0
  377. VAL_DEVICE_ID_TMP: /* TMP/TMS=0xb65f, TMX=0xb58c */
  378. .word 0xb65f
  379. #endif
  380. #ifdef CONFIG_H2_OMAP1610
  381. VAL_TC_EMIFS_CS0_CONFIG:
  382. .word 0x00203331
  383. VAL_TC_EMIFS_CS1_CONFIG:
  384. .word 0x8180fff3
  385. VAL_TC_EMIFS_CS2_CONFIG:
  386. .word 0xf800f22a
  387. VAL_TC_EMIFS_CS3_CONFIG:
  388. .word 0x88013141
  389. VAL_TC_EMIFS_CS1_ADVANCED:
  390. .word 0x00000022
  391. #endif
  392. VAL_ARM_IDLECT1:
  393. .word 0x00000400
  394. VAL_ARM_IDLECT2:
  395. .word 0x00000886
  396. VAL_ARM_IDLECT3:
  397. .word 0x00000015
  398. /* command values */
  399. .equ CMD_SDRAM_NOP, 0x00000000
  400. .equ CMD_SDRAM_PRECHARGE, 0x00000001
  401. .equ CMD_SDRAM_AUTOREFRESH, 0x00000002
  402. .equ CMD_SDRAM_CKE_SET_HIGH, 0x00000007