clock.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682
  1. /*
  2. * Copyright (C) 2010 Samsung Electronics
  3. * Minkyu Kang <mk7.kang@samsung.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/clk.h>
  27. /* exynos4: return pll clock frequency */
  28. static unsigned long exynos4_get_pll_clk(int pllreg)
  29. {
  30. struct exynos4_clock *clk =
  31. (struct exynos4_clock *)samsung_get_base_clock();
  32. unsigned long r, m, p, s, k = 0, mask, fout;
  33. unsigned int freq;
  34. switch (pllreg) {
  35. case APLL:
  36. r = readl(&clk->apll_con0);
  37. break;
  38. case MPLL:
  39. r = readl(&clk->mpll_con0);
  40. break;
  41. case EPLL:
  42. r = readl(&clk->epll_con0);
  43. k = readl(&clk->epll_con1);
  44. break;
  45. case VPLL:
  46. r = readl(&clk->vpll_con0);
  47. k = readl(&clk->vpll_con1);
  48. break;
  49. default:
  50. printf("Unsupported PLL (%d)\n", pllreg);
  51. return 0;
  52. }
  53. /*
  54. * APLL_CON: MIDV [25:16]
  55. * MPLL_CON: MIDV [25:16]
  56. * EPLL_CON: MIDV [24:16]
  57. * VPLL_CON: MIDV [24:16]
  58. */
  59. if (pllreg == APLL || pllreg == MPLL)
  60. mask = 0x3ff;
  61. else
  62. mask = 0x1ff;
  63. m = (r >> 16) & mask;
  64. /* PDIV [13:8] */
  65. p = (r >> 8) & 0x3f;
  66. /* SDIV [2:0] */
  67. s = r & 0x7;
  68. freq = CONFIG_SYS_CLK_FREQ;
  69. if (pllreg == EPLL) {
  70. k = k & 0xffff;
  71. /* FOUT = (MDIV + K / 65536) * FIN / (PDIV * 2^SDIV) */
  72. fout = (m + k / 65536) * (freq / (p * (1 << s)));
  73. } else if (pllreg == VPLL) {
  74. k = k & 0xfff;
  75. /* FOUT = (MDIV + K / 1024) * FIN / (PDIV * 2^SDIV) */
  76. fout = (m + k / 1024) * (freq / (p * (1 << s)));
  77. } else {
  78. if (s < 1)
  79. s = 1;
  80. /* FOUT = MDIV * FIN / (PDIV * 2^(SDIV - 1)) */
  81. fout = m * (freq / (p * (1 << (s - 1))));
  82. }
  83. return fout;
  84. }
  85. /* exynos5: return pll clock frequency */
  86. static unsigned long exynos5_get_pll_clk(int pllreg)
  87. {
  88. struct exynos5_clock *clk =
  89. (struct exynos5_clock *)samsung_get_base_clock();
  90. unsigned long r, m, p, s, k = 0, mask, fout;
  91. unsigned int freq, pll_div2_sel, mpll_fout_sel;
  92. switch (pllreg) {
  93. case APLL:
  94. r = readl(&clk->apll_con0);
  95. break;
  96. case MPLL:
  97. r = readl(&clk->mpll_con0);
  98. break;
  99. case EPLL:
  100. r = readl(&clk->epll_con0);
  101. k = readl(&clk->epll_con1);
  102. break;
  103. case VPLL:
  104. r = readl(&clk->vpll_con0);
  105. k = readl(&clk->vpll_con1);
  106. break;
  107. default:
  108. printf("Unsupported PLL (%d)\n", pllreg);
  109. return 0;
  110. }
  111. /*
  112. * APLL_CON: MIDV [25:16]
  113. * MPLL_CON: MIDV [25:16]
  114. * EPLL_CON: MIDV [24:16]
  115. * VPLL_CON: MIDV [24:16]
  116. */
  117. if (pllreg == APLL || pllreg == MPLL)
  118. mask = 0x3ff;
  119. else
  120. mask = 0x1ff;
  121. m = (r >> 16) & mask;
  122. /* PDIV [13:8] */
  123. p = (r >> 8) & 0x3f;
  124. /* SDIV [2:0] */
  125. s = r & 0x7;
  126. freq = CONFIG_SYS_CLK_FREQ;
  127. if (pllreg == EPLL) {
  128. k = k & 0xffff;
  129. /* FOUT = (MDIV + K / 65536) * FIN / (PDIV * 2^SDIV) */
  130. fout = (m + k / 65536) * (freq / (p * (1 << s)));
  131. } else if (pllreg == VPLL) {
  132. k = k & 0xfff;
  133. /* FOUT = (MDIV + K / 1024) * FIN / (PDIV * 2^SDIV) */
  134. fout = (m + k / 1024) * (freq / (p * (1 << s)));
  135. } else {
  136. if (s < 1)
  137. s = 1;
  138. /* FOUT = MDIV * FIN / (PDIV * 2^(SDIV - 1)) */
  139. fout = m * (freq / (p * (1 << (s - 1))));
  140. }
  141. /* According to the user manual, in EVT1 MPLL always gives
  142. * 1.6GHz clock, so divide by 2 to get 800MHz MPLL clock.*/
  143. if (pllreg == MPLL) {
  144. pll_div2_sel = readl(&clk->pll_div2_sel);
  145. mpll_fout_sel = (pll_div2_sel >> MPLL_FOUT_SEL_SHIFT)
  146. & MPLL_FOUT_SEL_MASK;
  147. if (mpll_fout_sel == 0)
  148. fout /= 2;
  149. }
  150. return fout;
  151. }
  152. /* exynos4: return ARM clock frequency */
  153. static unsigned long exynos4_get_arm_clk(void)
  154. {
  155. struct exynos4_clock *clk =
  156. (struct exynos4_clock *)samsung_get_base_clock();
  157. unsigned long div;
  158. unsigned long armclk;
  159. unsigned int core_ratio;
  160. unsigned int core2_ratio;
  161. div = readl(&clk->div_cpu0);
  162. /* CORE_RATIO: [2:0], CORE2_RATIO: [30:28] */
  163. core_ratio = (div >> 0) & 0x7;
  164. core2_ratio = (div >> 28) & 0x7;
  165. armclk = get_pll_clk(APLL) / (core_ratio + 1);
  166. armclk /= (core2_ratio + 1);
  167. return armclk;
  168. }
  169. /* exynos5: return ARM clock frequency */
  170. static unsigned long exynos5_get_arm_clk(void)
  171. {
  172. struct exynos5_clock *clk =
  173. (struct exynos5_clock *)samsung_get_base_clock();
  174. unsigned long div;
  175. unsigned long armclk;
  176. unsigned int arm_ratio;
  177. unsigned int arm2_ratio;
  178. div = readl(&clk->div_cpu0);
  179. /* ARM_RATIO: [2:0], ARM2_RATIO: [30:28] */
  180. arm_ratio = (div >> 0) & 0x7;
  181. arm2_ratio = (div >> 28) & 0x7;
  182. armclk = get_pll_clk(APLL) / (arm_ratio + 1);
  183. armclk /= (arm2_ratio + 1);
  184. return armclk;
  185. }
  186. /* exynos4: return pwm clock frequency */
  187. static unsigned long exynos4_get_pwm_clk(void)
  188. {
  189. struct exynos4_clock *clk =
  190. (struct exynos4_clock *)samsung_get_base_clock();
  191. unsigned long pclk, sclk;
  192. unsigned int sel;
  193. unsigned int ratio;
  194. if (s5p_get_cpu_rev() == 0) {
  195. /*
  196. * CLK_SRC_PERIL0
  197. * PWM_SEL [27:24]
  198. */
  199. sel = readl(&clk->src_peril0);
  200. sel = (sel >> 24) & 0xf;
  201. if (sel == 0x6)
  202. sclk = get_pll_clk(MPLL);
  203. else if (sel == 0x7)
  204. sclk = get_pll_clk(EPLL);
  205. else if (sel == 0x8)
  206. sclk = get_pll_clk(VPLL);
  207. else
  208. return 0;
  209. /*
  210. * CLK_DIV_PERIL3
  211. * PWM_RATIO [3:0]
  212. */
  213. ratio = readl(&clk->div_peril3);
  214. ratio = ratio & 0xf;
  215. } else if (s5p_get_cpu_rev() == 1) {
  216. sclk = get_pll_clk(MPLL);
  217. ratio = 8;
  218. } else
  219. return 0;
  220. pclk = sclk / (ratio + 1);
  221. return pclk;
  222. }
  223. /* exynos5: return pwm clock frequency */
  224. static unsigned long exynos5_get_pwm_clk(void)
  225. {
  226. struct exynos5_clock *clk =
  227. (struct exynos5_clock *)samsung_get_base_clock();
  228. unsigned long pclk, sclk;
  229. unsigned int ratio;
  230. /*
  231. * CLK_DIV_PERIC3
  232. * PWM_RATIO [3:0]
  233. */
  234. ratio = readl(&clk->div_peric3);
  235. ratio = ratio & 0xf;
  236. sclk = get_pll_clk(MPLL);
  237. pclk = sclk / (ratio + 1);
  238. return pclk;
  239. }
  240. /* exynos4: return uart clock frequency */
  241. static unsigned long exynos4_get_uart_clk(int dev_index)
  242. {
  243. struct exynos4_clock *clk =
  244. (struct exynos4_clock *)samsung_get_base_clock();
  245. unsigned long uclk, sclk;
  246. unsigned int sel;
  247. unsigned int ratio;
  248. /*
  249. * CLK_SRC_PERIL0
  250. * UART0_SEL [3:0]
  251. * UART1_SEL [7:4]
  252. * UART2_SEL [8:11]
  253. * UART3_SEL [12:15]
  254. * UART4_SEL [16:19]
  255. * UART5_SEL [23:20]
  256. */
  257. sel = readl(&clk->src_peril0);
  258. sel = (sel >> (dev_index << 2)) & 0xf;
  259. if (sel == 0x6)
  260. sclk = get_pll_clk(MPLL);
  261. else if (sel == 0x7)
  262. sclk = get_pll_clk(EPLL);
  263. else if (sel == 0x8)
  264. sclk = get_pll_clk(VPLL);
  265. else
  266. return 0;
  267. /*
  268. * CLK_DIV_PERIL0
  269. * UART0_RATIO [3:0]
  270. * UART1_RATIO [7:4]
  271. * UART2_RATIO [8:11]
  272. * UART3_RATIO [12:15]
  273. * UART4_RATIO [16:19]
  274. * UART5_RATIO [23:20]
  275. */
  276. ratio = readl(&clk->div_peril0);
  277. ratio = (ratio >> (dev_index << 2)) & 0xf;
  278. uclk = sclk / (ratio + 1);
  279. return uclk;
  280. }
  281. /* exynos5: return uart clock frequency */
  282. static unsigned long exynos5_get_uart_clk(int dev_index)
  283. {
  284. struct exynos5_clock *clk =
  285. (struct exynos5_clock *)samsung_get_base_clock();
  286. unsigned long uclk, sclk;
  287. unsigned int sel;
  288. unsigned int ratio;
  289. /*
  290. * CLK_SRC_PERIC0
  291. * UART0_SEL [3:0]
  292. * UART1_SEL [7:4]
  293. * UART2_SEL [8:11]
  294. * UART3_SEL [12:15]
  295. * UART4_SEL [16:19]
  296. * UART5_SEL [23:20]
  297. */
  298. sel = readl(&clk->src_peric0);
  299. sel = (sel >> (dev_index << 2)) & 0xf;
  300. if (sel == 0x6)
  301. sclk = get_pll_clk(MPLL);
  302. else if (sel == 0x7)
  303. sclk = get_pll_clk(EPLL);
  304. else if (sel == 0x8)
  305. sclk = get_pll_clk(VPLL);
  306. else
  307. return 0;
  308. /*
  309. * CLK_DIV_PERIC0
  310. * UART0_RATIO [3:0]
  311. * UART1_RATIO [7:4]
  312. * UART2_RATIO [8:11]
  313. * UART3_RATIO [12:15]
  314. * UART4_RATIO [16:19]
  315. * UART5_RATIO [23:20]
  316. */
  317. ratio = readl(&clk->div_peric0);
  318. ratio = (ratio >> (dev_index << 2)) & 0xf;
  319. uclk = sclk / (ratio + 1);
  320. return uclk;
  321. }
  322. /* exynos4: set the mmc clock */
  323. static void exynos4_set_mmc_clk(int dev_index, unsigned int div)
  324. {
  325. struct exynos4_clock *clk =
  326. (struct exynos4_clock *)samsung_get_base_clock();
  327. unsigned int addr;
  328. unsigned int val;
  329. /*
  330. * CLK_DIV_FSYS1
  331. * MMC0_PRE_RATIO [15:8], MMC1_PRE_RATIO [31:24]
  332. * CLK_DIV_FSYS2
  333. * MMC2_PRE_RATIO [15:8], MMC3_PRE_RATIO [31:24]
  334. */
  335. if (dev_index < 2) {
  336. addr = (unsigned int)&clk->div_fsys1;
  337. } else {
  338. addr = (unsigned int)&clk->div_fsys2;
  339. dev_index -= 2;
  340. }
  341. val = readl(addr);
  342. val &= ~(0xff << ((dev_index << 4) + 8));
  343. val |= (div & 0xff) << ((dev_index << 4) + 8);
  344. writel(val, addr);
  345. }
  346. /* exynos5: set the mmc clock */
  347. static void exynos5_set_mmc_clk(int dev_index, unsigned int div)
  348. {
  349. struct exynos5_clock *clk =
  350. (struct exynos5_clock *)samsung_get_base_clock();
  351. unsigned int addr;
  352. unsigned int val;
  353. /*
  354. * CLK_DIV_FSYS1
  355. * MMC0_PRE_RATIO [15:8], MMC1_PRE_RATIO [31:24]
  356. * CLK_DIV_FSYS2
  357. * MMC2_PRE_RATIO [15:8], MMC3_PRE_RATIO [31:24]
  358. */
  359. if (dev_index < 2) {
  360. addr = (unsigned int)&clk->div_fsys1;
  361. } else {
  362. addr = (unsigned int)&clk->div_fsys2;
  363. dev_index -= 2;
  364. }
  365. val = readl(addr);
  366. val &= ~(0xff << ((dev_index << 4) + 8));
  367. val |= (div & 0xff) << ((dev_index << 4) + 8);
  368. writel(val, addr);
  369. }
  370. /* get_lcd_clk: return lcd clock frequency */
  371. static unsigned long exynos4_get_lcd_clk(void)
  372. {
  373. struct exynos4_clock *clk =
  374. (struct exynos4_clock *)samsung_get_base_clock();
  375. unsigned long pclk, sclk;
  376. unsigned int sel;
  377. unsigned int ratio;
  378. /*
  379. * CLK_SRC_LCD0
  380. * FIMD0_SEL [3:0]
  381. */
  382. sel = readl(&clk->src_lcd0);
  383. sel = sel & 0xf;
  384. /*
  385. * 0x6: SCLK_MPLL
  386. * 0x7: SCLK_EPLL
  387. * 0x8: SCLK_VPLL
  388. */
  389. if (sel == 0x6)
  390. sclk = get_pll_clk(MPLL);
  391. else if (sel == 0x7)
  392. sclk = get_pll_clk(EPLL);
  393. else if (sel == 0x8)
  394. sclk = get_pll_clk(VPLL);
  395. else
  396. return 0;
  397. /*
  398. * CLK_DIV_LCD0
  399. * FIMD0_RATIO [3:0]
  400. */
  401. ratio = readl(&clk->div_lcd0);
  402. ratio = ratio & 0xf;
  403. pclk = sclk / (ratio + 1);
  404. return pclk;
  405. }
  406. void exynos4_set_lcd_clk(void)
  407. {
  408. struct exynos4_clock *clk =
  409. (struct exynos4_clock *)samsung_get_base_clock();
  410. unsigned int cfg = 0;
  411. /*
  412. * CLK_GATE_BLOCK
  413. * CLK_CAM [0]
  414. * CLK_TV [1]
  415. * CLK_MFC [2]
  416. * CLK_G3D [3]
  417. * CLK_LCD0 [4]
  418. * CLK_LCD1 [5]
  419. * CLK_GPS [7]
  420. */
  421. cfg = readl(&clk->gate_block);
  422. cfg |= 1 << 4;
  423. writel(cfg, &clk->gate_block);
  424. /*
  425. * CLK_SRC_LCD0
  426. * FIMD0_SEL [3:0]
  427. * MDNIE0_SEL [7:4]
  428. * MDNIE_PWM0_SEL [8:11]
  429. * MIPI0_SEL [12:15]
  430. * set lcd0 src clock 0x6: SCLK_MPLL
  431. */
  432. cfg = readl(&clk->src_lcd0);
  433. cfg &= ~(0xf);
  434. cfg |= 0x6;
  435. writel(cfg, &clk->src_lcd0);
  436. /*
  437. * CLK_GATE_IP_LCD0
  438. * CLK_FIMD0 [0]
  439. * CLK_MIE0 [1]
  440. * CLK_MDNIE0 [2]
  441. * CLK_DSIM0 [3]
  442. * CLK_SMMUFIMD0 [4]
  443. * CLK_PPMULCD0 [5]
  444. * Gating all clocks for FIMD0
  445. */
  446. cfg = readl(&clk->gate_ip_lcd0);
  447. cfg |= 1 << 0;
  448. writel(cfg, &clk->gate_ip_lcd0);
  449. /*
  450. * CLK_DIV_LCD0
  451. * FIMD0_RATIO [3:0]
  452. * MDNIE0_RATIO [7:4]
  453. * MDNIE_PWM0_RATIO [11:8]
  454. * MDNIE_PWM_PRE_RATIO [15:12]
  455. * MIPI0_RATIO [19:16]
  456. * MIPI0_PRE_RATIO [23:20]
  457. * set fimd ratio
  458. */
  459. cfg &= ~(0xf);
  460. cfg |= 0x1;
  461. writel(cfg, &clk->div_lcd0);
  462. }
  463. void exynos4_set_mipi_clk(void)
  464. {
  465. struct exynos4_clock *clk =
  466. (struct exynos4_clock *)samsung_get_base_clock();
  467. unsigned int cfg = 0;
  468. /*
  469. * CLK_SRC_LCD0
  470. * FIMD0_SEL [3:0]
  471. * MDNIE0_SEL [7:4]
  472. * MDNIE_PWM0_SEL [8:11]
  473. * MIPI0_SEL [12:15]
  474. * set mipi0 src clock 0x6: SCLK_MPLL
  475. */
  476. cfg = readl(&clk->src_lcd0);
  477. cfg &= ~(0xf << 12);
  478. cfg |= (0x6 << 12);
  479. writel(cfg, &clk->src_lcd0);
  480. /*
  481. * CLK_SRC_MASK_LCD0
  482. * FIMD0_MASK [0]
  483. * MDNIE0_MASK [4]
  484. * MDNIE_PWM0_MASK [8]
  485. * MIPI0_MASK [12]
  486. * set src mask mipi0 0x1: Unmask
  487. */
  488. cfg = readl(&clk->src_mask_lcd0);
  489. cfg |= (0x1 << 12);
  490. writel(cfg, &clk->src_mask_lcd0);
  491. /*
  492. * CLK_GATE_IP_LCD0
  493. * CLK_FIMD0 [0]
  494. * CLK_MIE0 [1]
  495. * CLK_MDNIE0 [2]
  496. * CLK_DSIM0 [3]
  497. * CLK_SMMUFIMD0 [4]
  498. * CLK_PPMULCD0 [5]
  499. * Gating all clocks for MIPI0
  500. */
  501. cfg = readl(&clk->gate_ip_lcd0);
  502. cfg |= 1 << 3;
  503. writel(cfg, &clk->gate_ip_lcd0);
  504. /*
  505. * CLK_DIV_LCD0
  506. * FIMD0_RATIO [3:0]
  507. * MDNIE0_RATIO [7:4]
  508. * MDNIE_PWM0_RATIO [11:8]
  509. * MDNIE_PWM_PRE_RATIO [15:12]
  510. * MIPI0_RATIO [19:16]
  511. * MIPI0_PRE_RATIO [23:20]
  512. * set mipi ratio
  513. */
  514. cfg &= ~(0xf << 16);
  515. cfg |= (0x1 << 16);
  516. writel(cfg, &clk->div_lcd0);
  517. }
  518. /*
  519. * I2C
  520. *
  521. * exynos5: obtaining the I2C clock
  522. */
  523. static unsigned long exynos5_get_i2c_clk(void)
  524. {
  525. struct exynos5_clock *clk =
  526. (struct exynos5_clock *)samsung_get_base_clock();
  527. unsigned long aclk_66, aclk_66_pre, sclk;
  528. unsigned int ratio;
  529. sclk = get_pll_clk(MPLL);
  530. ratio = (readl(&clk->div_top1)) >> 24;
  531. ratio &= 0x7;
  532. aclk_66_pre = sclk / (ratio + 1);
  533. ratio = readl(&clk->div_top0);
  534. ratio &= 0x7;
  535. aclk_66 = aclk_66_pre / (ratio + 1);
  536. return aclk_66;
  537. }
  538. unsigned long get_pll_clk(int pllreg)
  539. {
  540. if (cpu_is_exynos5())
  541. return exynos5_get_pll_clk(pllreg);
  542. else
  543. return exynos4_get_pll_clk(pllreg);
  544. }
  545. unsigned long get_arm_clk(void)
  546. {
  547. if (cpu_is_exynos5())
  548. return exynos5_get_arm_clk();
  549. else
  550. return exynos4_get_arm_clk();
  551. }
  552. unsigned long get_i2c_clk(void)
  553. {
  554. if (cpu_is_exynos5()) {
  555. return exynos5_get_i2c_clk();
  556. } else {
  557. debug("I2C clock is not set for this CPU\n");
  558. return 0;
  559. }
  560. }
  561. unsigned long get_pwm_clk(void)
  562. {
  563. if (cpu_is_exynos5())
  564. return exynos5_get_pwm_clk();
  565. else
  566. return exynos4_get_pwm_clk();
  567. }
  568. unsigned long get_uart_clk(int dev_index)
  569. {
  570. if (cpu_is_exynos5())
  571. return exynos5_get_uart_clk(dev_index);
  572. else
  573. return exynos4_get_uart_clk(dev_index);
  574. }
  575. void set_mmc_clk(int dev_index, unsigned int div)
  576. {
  577. if (cpu_is_exynos5())
  578. exynos5_set_mmc_clk(dev_index, div);
  579. else
  580. exynos4_set_mmc_clk(dev_index, div);
  581. }
  582. unsigned long get_lcd_clk(void)
  583. {
  584. if (cpu_is_exynos4())
  585. return exynos4_get_lcd_clk();
  586. else
  587. return 0;
  588. }
  589. void set_lcd_clk(void)
  590. {
  591. if (cpu_is_exynos4())
  592. exynos4_set_lcd_clk();
  593. }
  594. void set_mipi_clk(void)
  595. {
  596. if (cpu_is_exynos4())
  597. exynos4_set_mipi_clk();
  598. }