gpio.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * Copyright (C) 2006 Atmel Corporation
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/arch/chip-features.h>
  24. #include <asm/arch/gpio.h>
  25. /*
  26. * Lots of small functions here. We depend on --gc-sections getting
  27. * rid of the ones we don't need.
  28. */
  29. void gpio_enable_ebi(void)
  30. {
  31. #ifdef CFG_HSDRAMC
  32. #ifndef CFG_SDRAM_16BIT
  33. gpio_select_periph_A(GPIO_PIN_PE0, 0);
  34. gpio_select_periph_A(GPIO_PIN_PE1, 0);
  35. gpio_select_periph_A(GPIO_PIN_PE2, 0);
  36. gpio_select_periph_A(GPIO_PIN_PE3, 0);
  37. gpio_select_periph_A(GPIO_PIN_PE4, 0);
  38. gpio_select_periph_A(GPIO_PIN_PE5, 0);
  39. gpio_select_periph_A(GPIO_PIN_PE6, 0);
  40. gpio_select_periph_A(GPIO_PIN_PE7, 0);
  41. gpio_select_periph_A(GPIO_PIN_PE8, 0);
  42. gpio_select_periph_A(GPIO_PIN_PE9, 0);
  43. gpio_select_periph_A(GPIO_PIN_PE10, 0);
  44. gpio_select_periph_A(GPIO_PIN_PE11, 0);
  45. gpio_select_periph_A(GPIO_PIN_PE12, 0);
  46. gpio_select_periph_A(GPIO_PIN_PE13, 0);
  47. gpio_select_periph_A(GPIO_PIN_PE14, 0);
  48. gpio_select_periph_A(GPIO_PIN_PE15, 0);
  49. #endif
  50. gpio_select_periph_A(GPIO_PIN_PE26, 0);
  51. #endif
  52. }
  53. #ifdef AT32AP700x_CHIP_HAS_USART
  54. void gpio_enable_usart0(void)
  55. {
  56. gpio_select_periph_B(GPIO_PIN_PA8, 0);
  57. gpio_select_periph_B(GPIO_PIN_PA9, 0);
  58. }
  59. void gpio_enable_usart1(void)
  60. {
  61. gpio_select_periph_A(GPIO_PIN_PA17, 0);
  62. gpio_select_periph_A(GPIO_PIN_PA18, 0);
  63. }
  64. void gpio_enable_usart2(void)
  65. {
  66. gpio_select_periph_B(GPIO_PIN_PB26, 0);
  67. gpio_select_periph_B(GPIO_PIN_PB27, 0);
  68. }
  69. void gpio_enable_usart3(void)
  70. {
  71. gpio_select_periph_B(GPIO_PIN_PB18, 0);
  72. gpio_select_periph_B(GPIO_PIN_PB19, 0);
  73. }
  74. #endif
  75. #ifdef AT32AP700x_CHIP_HAS_MACB
  76. void gpio_enable_macb0(void)
  77. {
  78. gpio_select_periph_A(GPIO_PIN_PC3, 0); /* TXD0 */
  79. gpio_select_periph_A(GPIO_PIN_PC4, 0); /* TXD1 */
  80. gpio_select_periph_A(GPIO_PIN_PC7, 0); /* TXEN */
  81. gpio_select_periph_A(GPIO_PIN_PC8, 0); /* TXCK */
  82. gpio_select_periph_A(GPIO_PIN_PC9, 0); /* RXD0 */
  83. gpio_select_periph_A(GPIO_PIN_PC10, 0); /* RXD1 */
  84. gpio_select_periph_A(GPIO_PIN_PC13, 0); /* RXER */
  85. gpio_select_periph_A(GPIO_PIN_PC15, 0); /* RXDV */
  86. gpio_select_periph_A(GPIO_PIN_PC16, 0); /* MDC */
  87. gpio_select_periph_A(GPIO_PIN_PC17, 0); /* MDIO */
  88. #if !defined(CONFIG_RMII)
  89. gpio_select_periph_A(GPIO_PIN_PC0, 0); /* COL */
  90. gpio_select_periph_A(GPIO_PIN_PC1, 0); /* CRS */
  91. gpio_select_periph_A(GPIO_PIN_PC2, 0); /* TXER */
  92. gpio_select_periph_A(GPIO_PIN_PC5, 0); /* TXD2 */
  93. gpio_select_periph_A(GPIO_PIN_PC6, 0); /* TXD3 */
  94. gpio_select_periph_A(GPIO_PIN_PC11, 0); /* RXD2 */
  95. gpio_select_periph_A(GPIO_PIN_PC12, 0); /* RXD3 */
  96. gpio_select_periph_A(GPIO_PIN_PC14, 0); /* RXCK */
  97. gpio_select_periph_A(GPIO_PIN_PC18, 0); /* SPD */
  98. #endif
  99. }
  100. void gpio_enable_macb1(void)
  101. {
  102. gpio_select_periph_B(GPIO_PIN_PD13, 0); /* TXD0 */
  103. gpio_select_periph_B(GPIO_PIN_PD14, 0); /* TXD1 */
  104. gpio_select_periph_B(GPIO_PIN_PD11, 0); /* TXEN */
  105. gpio_select_periph_B(GPIO_PIN_PD12, 0); /* TXCK */
  106. gpio_select_periph_B(GPIO_PIN_PD10, 0); /* RXD0 */
  107. gpio_select_periph_B(GPIO_PIN_PD6, 0); /* RXD1 */
  108. gpio_select_periph_B(GPIO_PIN_PD5, 0); /* RXER */
  109. gpio_select_periph_B(GPIO_PIN_PD4, 0); /* RXDV */
  110. gpio_select_periph_B(GPIO_PIN_PD3, 0); /* MDC */
  111. gpio_select_periph_B(GPIO_PIN_PD2, 0); /* MDIO */
  112. #if !defined(CONFIG_RMII)
  113. gpio_select_periph_B(GPIO_PIN_PC19, 0); /* COL */
  114. gpio_select_periph_B(GPIO_PIN_PC23, 0); /* CRS */
  115. gpio_select_periph_B(GPIO_PIN_PC26, 0); /* TXER */
  116. gpio_select_periph_B(GPIO_PIN_PC27, 0); /* TXD2 */
  117. gpio_select_periph_B(GPIO_PIN_PC28, 0); /* TXD3 */
  118. gpio_select_periph_B(GPIO_PIN_PC29, 0); /* RXD2 */
  119. gpio_select_periph_B(GPIO_PIN_PC30, 0); /* RXD3 */
  120. gpio_select_periph_B(GPIO_PIN_PC24, 0); /* RXCK */
  121. gpio_select_periph_B(GPIO_PIN_PD15, 0); /* SPD */
  122. #endif
  123. }
  124. #endif
  125. #ifdef AT32AP700x_CHIP_HAS_MMCI
  126. void gpio_enable_mmci(void)
  127. {
  128. gpio_select_periph_A(GPIO_PIN_PA10, 0); /* CLK */
  129. gpio_select_periph_A(GPIO_PIN_PA11, 0); /* CMD */
  130. gpio_select_periph_A(GPIO_PIN_PA12, 0); /* DATA0 */
  131. gpio_select_periph_A(GPIO_PIN_PA13, 0); /* DATA1 */
  132. gpio_select_periph_A(GPIO_PIN_PA14, 0); /* DATA2 */
  133. gpio_select_periph_A(GPIO_PIN_PA15, 0); /* DATA3 */
  134. }
  135. #endif