MPC8360EMDS.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. #undef DEBUG
  24. /*
  25. * High Level Configuration Options
  26. */
  27. #define CONFIG_E300 1 /* E300 family */
  28. #define CONFIG_QE 1 /* Has QE */
  29. #define CONFIG_MPC83XX 1 /* MPC83XX family */
  30. #define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
  31. #define CONFIG_MPC8360EMDS 1 /* MPC8360EMDS board specific */
  32. /*
  33. * System Clock Setup
  34. */
  35. #ifdef CONFIG_PCISLAVE
  36. #define CONFIG_83XX_PCICLK 66000000 /* in HZ */
  37. #else
  38. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  39. #endif
  40. #ifndef CONFIG_SYS_CLK_FREQ
  41. #define CONFIG_SYS_CLK_FREQ 66000000
  42. #endif
  43. /*
  44. * Hardware Reset Configuration Word
  45. */
  46. #define CFG_HRCW_LOW (\
  47. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  48. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  49. HRCWL_CSB_TO_CLKIN_4X1 |\
  50. HRCWL_VCO_1X2 |\
  51. HRCWL_CE_PLL_VCO_DIV_4 |\
  52. HRCWL_CE_PLL_DIV_1X1 |\
  53. HRCWL_CE_TO_PLL_1X6 |\
  54. HRCWL_CORE_TO_CSB_2X1)
  55. #ifdef CONFIG_PCISLAVE
  56. #define CFG_HRCW_HIGH (\
  57. HRCWH_PCI_AGENT |\
  58. HRCWH_PCI1_ARBITER_DISABLE |\
  59. HRCWH_PCICKDRV_DISABLE |\
  60. HRCWH_CORE_ENABLE |\
  61. HRCWH_FROM_0XFFF00100 |\
  62. HRCWH_BOOTSEQ_DISABLE |\
  63. HRCWH_SW_WATCHDOG_DISABLE |\
  64. HRCWH_ROM_LOC_LOCAL_16BIT)
  65. #else
  66. #define CFG_HRCW_HIGH (\
  67. HRCWH_PCI_HOST |\
  68. HRCWH_PCI1_ARBITER_ENABLE |\
  69. HRCWH_PCICKDRV_ENABLE |\
  70. HRCWH_CORE_ENABLE |\
  71. HRCWH_FROM_0X00000100 |\
  72. HRCWH_BOOTSEQ_DISABLE |\
  73. HRCWH_SW_WATCHDOG_DISABLE |\
  74. HRCWH_ROM_LOC_LOCAL_16BIT)
  75. #endif
  76. /*
  77. * System IO Config
  78. */
  79. #define CFG_SICRH 0x00000000
  80. #define CFG_SICRL 0x40000000
  81. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  82. /*
  83. * IMMR new address
  84. */
  85. #define CFG_IMMRBAR 0xE0000000
  86. /*
  87. * DDR Setup
  88. */
  89. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory */
  90. #define CFG_SDRAM_BASE CFG_DDR_BASE
  91. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  92. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  93. #define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
  94. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  95. #if defined(CONFIG_SPD_EEPROM)
  96. /*
  97. * Determine DDR configuration from I2C interface.
  98. */
  99. #define SPD_EEPROM_ADDRESS 0x52 /* DDR SODIMM */
  100. #else
  101. /*
  102. * Manually set up DDR parameters
  103. */
  104. #define CFG_DDR_SIZE 256 /* MB */
  105. #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_9)
  106. #define CFG_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */
  107. #define CFG_DDR_TIMING_2 0x00000800 /* may need tuning */
  108. #define CFG_DDR_CONTROL 0x42008000 /* Self refresh,2T timing */
  109. #define CFG_DDR_MODE 0x20000162 /* DLL,normal,seq,4/2.5 */
  110. #define CFG_DDR_INTERVAL 0x045b0100 /* page mode */
  111. #endif
  112. /*
  113. * Memory test
  114. */
  115. #undef CFG_DRAM_TEST /* memory test, takes time */
  116. #define CFG_MEMTEST_START 0x00000000 /* memtest region */
  117. #define CFG_MEMTEST_END 0x00100000
  118. /*
  119. * The reserved memory
  120. */
  121. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  122. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  123. #define CFG_RAMBOOT
  124. #else
  125. #undef CFG_RAMBOOT
  126. #endif
  127. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  128. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  129. /*
  130. * Initial RAM Base Address Setup
  131. */
  132. #define CFG_INIT_RAM_LOCK 1
  133. #define CFG_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  134. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM */
  135. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  136. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  137. /*
  138. * Local Bus Configuration & Clock Setup
  139. */
  140. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  141. #define CFG_LBC_LBCR 0x00000000
  142. /*
  143. * FLASH on the Local Bus
  144. */
  145. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  146. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  147. #define CFG_FLASH_BASE 0xFE000000 /* FLASH base address */
  148. #define CFG_FLASH_SIZE 16 /* FLASH size is 16M */
  149. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */
  150. #define CFG_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
  151. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* Flash Base address */ \
  152. (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
  153. BR_V) /* valid */
  154. #define CFG_OR0_PRELIM 0xfe006ff7 /* 16MB Flash size */
  155. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  156. #define CFG_MAX_FLASH_SECT 128 /* sectors per device */
  157. #undef CFG_FLASH_CHECKSUM
  158. /*
  159. * BCSR on the Local Bus
  160. */
  161. #define CFG_BCSR 0xF8000000
  162. #define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */
  163. #define CFG_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */
  164. #define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port size=8bit, MSEL=GPCM */
  165. #define CFG_OR1_PRELIM 0xFFFFE9f7 /* length 32K */
  166. /*
  167. * SDRAM on the Local Bus
  168. */
  169. #define CFG_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
  170. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  171. #define CFG_LB_SDRAM /* if board has SRDAM on local bus */
  172. #ifdef CFG_LB_SDRAM
  173. #define CFG_LBLAWBAR2_PRELIM CFG_LBC_SDRAM_BASE
  174. #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64MB */
  175. /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
  176. /*
  177. * Base Register 2 and Option Register 2 configure SDRAM.
  178. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  179. *
  180. * For BR2, need:
  181. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  182. * port size = 32-bits = BR2[19:20] = 11
  183. * no parity checking = BR2[21:22] = 00
  184. * SDRAM for MSEL = BR2[24:26] = 011
  185. * Valid = BR[31] = 1
  186. *
  187. * 0 4 8 12 16 20 24 28
  188. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  189. *
  190. * CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  191. * the top 17 bits of BR2.
  192. */
  193. #define CFG_BR2_PRELIM 0xf0001861 /*Port size=32bit, MSEL=SDRAM */
  194. /*
  195. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  196. *
  197. * For OR2, need:
  198. * 64MB mask for AM, OR2[0:7] = 1111 1100
  199. * XAM, OR2[17:18] = 11
  200. * 9 columns OR2[19-21] = 010
  201. * 13 rows OR2[23-25] = 100
  202. * EAD set for extra time OR[31] = 1
  203. *
  204. * 0 4 8 12 16 20 24 28
  205. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  206. */
  207. #define CFG_OR2_PRELIM 0xfc006901
  208. #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  209. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  210. /*
  211. * LSDMR masks
  212. */
  213. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  214. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  215. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  216. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  217. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  218. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  219. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  220. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  221. #define CFG_LBC_LSDMR_COMMON 0x0063b723
  222. /*
  223. * SDRAM Controller configuration sequence.
  224. */
  225. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  226. | CFG_LBC_LSDMR_OP_PCHALL)
  227. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  228. | CFG_LBC_LSDMR_OP_ARFRSH)
  229. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  230. | CFG_LBC_LSDMR_OP_ARFRSH)
  231. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  232. | CFG_LBC_LSDMR_OP_MRW)
  233. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  234. | CFG_LBC_LSDMR_OP_NORMAL)
  235. #endif
  236. /*
  237. * Windows to access PIB via local bus
  238. */
  239. #define CFG_LBLAWBAR3_PRELIM 0xf8008000 /* windows base 0xf8008000 */
  240. #define CFG_LBLAWAR3_PRELIM 0x8000000f /* windows size 64KB */
  241. /*
  242. * CS4 on Local Bus, to PIB
  243. */
  244. #define CFG_BR4_PRELIM 0xf8008801 /* CS4 base address at 0xf8008000 */
  245. #define CFG_OR4_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
  246. /*
  247. * CS5 on Local Bus, to PIB
  248. */
  249. #define CFG_BR5_PRELIM 0xf8010801 /* CS5 base address at 0xf8010000 */
  250. #define CFG_OR5_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
  251. /*
  252. * Serial Port
  253. */
  254. #define CONFIG_CONS_INDEX 1
  255. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  256. #define CFG_NS16550
  257. #define CFG_NS16550_SERIAL
  258. #define CFG_NS16550_REG_SIZE 1
  259. #define CFG_NS16550_CLK get_bus_freq(0)
  260. #define CFG_BAUDRATE_TABLE \
  261. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  262. #define CFG_NS16550_COM1 (CFG_IMMRBAR+0x4500)
  263. #define CFG_NS16550_COM2 (CFG_IMMRBAR+0x4600)
  264. /* Use the HUSH parser */
  265. #define CFG_HUSH_PARSER
  266. #ifdef CFG_HUSH_PARSER
  267. #define CFG_PROMPT_HUSH_PS2 "> "
  268. #endif
  269. /* I2C */
  270. #define CONFIG_HARD_I2C /* I2C with hardware support */
  271. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  272. #define CFG_I2C_SPEED 0x3F /* I2C speed and slave address */
  273. #define CFG_I2C_SLAVE 0x7F
  274. #define CFG_I2C_NOPROBES {0x52} /* Don't probe these addrs */
  275. #define CFG_I2C_OFFSET 0x3000
  276. #define CFG_I2C2_OFFSET 0x3100
  277. /*
  278. * Config on-board RTC
  279. */
  280. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  281. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  282. /*
  283. * General PCI
  284. * Addresses are mapped 1-1.
  285. */
  286. #define CFG_PCI_MEM_BASE 0x80000000
  287. #define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BASE
  288. #define CFG_PCI_MEM_SIZE 0x10000000 /* 256M */
  289. #define CFG_PCI_MMIO_BASE 0x90000000
  290. #define CFG_PCI_MMIO_PHYS CFG_PCI_MMIO_BASE
  291. #define CFG_PCI_MMIO_SIZE 0x10000000 /* 256M */
  292. #define CFG_PCI_IO_BASE 0xE0300000
  293. #define CFG_PCI_IO_PHYS 0xE0300000
  294. #define CFG_PCI_IO_SIZE 0x100000 /* 1M */
  295. #define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE
  296. #define CFG_PCI_SLV_MEM_BUS 0x00000000
  297. #define CFG_PCI_SLV_MEM_SIZE 0x80000000
  298. #ifdef CONFIG_PCI
  299. #define CONFIG_NET_MULTI
  300. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  301. #undef CONFIG_EEPRO100
  302. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  303. #define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  304. #endif /* CONFIG_PCI */
  305. #ifndef CONFIG_NET_MULTI
  306. #define CONFIG_NET_MULTI 1
  307. #endif
  308. /*
  309. * Environment
  310. */
  311. #ifndef CFG_RAMBOOT
  312. #define CFG_ENV_IS_IN_FLASH 1
  313. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  314. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  315. #define CFG_ENV_SIZE 0x2000
  316. #else
  317. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  318. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  319. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  320. #define CFG_ENV_SIZE 0x2000
  321. #endif
  322. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  323. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  324. #if defined(CFG_RAMBOOT)
  325. #if defined(CONFIG_PCI)
  326. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  327. | CFG_CMD_PING \
  328. | CFG_CMD_ASKENV \
  329. | CFG_CMD_PCI \
  330. | CFG_CMD_I2C) \
  331. & \
  332. ~(CFG_CMD_ENV \
  333. | CFG_CMD_LOADS))
  334. #else
  335. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  336. | CFG_CMD_PING \
  337. | CFG_CMD_ASKENV \
  338. | CFG_CMD_I2C) \
  339. & \
  340. ~(CFG_CMD_ENV \
  341. | CFG_CMD_LOADS))
  342. #endif
  343. #else
  344. #if defined(CONFIG_PCI)
  345. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  346. | CFG_CMD_PCI \
  347. | CFG_CMD_PING \
  348. | CFG_CMD_ASKENV \
  349. | CFG_CMD_I2C)
  350. #else
  351. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  352. | CFG_CMD_PING \
  353. | CFG_CMD_ASKENV \
  354. | CFG_CMD_I2C )
  355. #endif
  356. #endif
  357. #include <cmd_confdefs.h>
  358. #undef CONFIG_WATCHDOG /* watchdog disabled */
  359. /*
  360. * Miscellaneous configurable options
  361. */
  362. #define CFG_LONGHELP /* undef to save memory */
  363. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  364. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  365. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  366. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  367. #else
  368. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  369. #endif
  370. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  371. #define CFG_MAXARGS 16 /* max number of command args */
  372. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  373. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  374. /*
  375. * For booting Linux, the board info and command line data
  376. * have to be in the first 8 MB of memory, since this is
  377. * the maximum mapped by the Linux kernel during initialization.
  378. */
  379. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  380. /*
  381. * Core HID Setup
  382. */
  383. #define CFG_HID0_INIT 0x000000000
  384. #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  385. #define CFG_HID2 HID2_HBE
  386. /*
  387. * Cache Config
  388. */
  389. #define CFG_DCACHE_SIZE 32768
  390. #define CFG_CACHELINE_SIZE 32
  391. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  392. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value */
  393. #endif
  394. /*
  395. * MMU Setup
  396. */
  397. /* DDR: cache cacheable */
  398. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  399. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  400. #define CFG_DBAT0L CFG_IBAT0L
  401. #define CFG_DBAT0U CFG_IBAT0U
  402. /* IMMRBAR & PCI IO: cache-inhibit and guarded */
  403. #define CFG_IBAT1L (CFG_IMMRBAR | BATL_PP_10 | \
  404. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  405. #define CFG_IBAT1U (CFG_IMMRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
  406. #define CFG_DBAT1L CFG_IBAT1L
  407. #define CFG_DBAT1U CFG_IBAT1U
  408. /* BCSR: cache-inhibit and guarded */
  409. #define CFG_IBAT2L (CFG_BCSR | BATL_PP_10 | \
  410. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  411. #define CFG_IBAT2U (CFG_BCSR | BATU_BL_128K | BATU_VS | BATU_VP)
  412. #define CFG_DBAT2L CFG_IBAT2L
  413. #define CFG_DBAT2U CFG_IBAT2U
  414. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  415. #define CFG_IBAT3L (CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  416. #define CFG_IBAT3U (CFG_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
  417. #define CFG_DBAT3L (CFG_FLASH_BASE | BATL_PP_10 | \
  418. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  419. #define CFG_DBAT3U CFG_IBAT3U
  420. /* Local bus SDRAM: cacheable */
  421. #define CFG_IBAT4L (CFG_LBC_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  422. #define CFG_IBAT4U (CFG_LBC_SDRAM_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
  423. #define CFG_DBAT4L CFG_IBAT4L
  424. #define CFG_DBAT4U CFG_IBAT4U
  425. /* Stack in dcache: cacheable, no memory coherence */
  426. #define CFG_IBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_10)
  427. #define CFG_IBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  428. #define CFG_DBAT5L CFG_IBAT5L
  429. #define CFG_DBAT5U CFG_IBAT5U
  430. #ifdef CONFIG_PCI
  431. /* PCI MEM space: cacheable */
  432. #define CFG_IBAT6L (CFG_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
  433. #define CFG_IBAT6U (CFG_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  434. #define CFG_DBAT6L CFG_IBAT6L
  435. #define CFG_DBAT6U CFG_IBAT6U
  436. /* PCI MMIO space: cache-inhibit and guarded */
  437. #define CFG_IBAT7L (CFG_PCI_MMIO_PHYS | BATL_PP_10 | \
  438. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  439. #define CFG_IBAT7U (CFG_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  440. #define CFG_DBAT7L CFG_IBAT7L
  441. #define CFG_DBAT7U CFG_IBAT7U
  442. #else
  443. #define CFG_IBAT6L (0)
  444. #define CFG_IBAT6U (0)
  445. #define CFG_IBAT7L (0)
  446. #define CFG_IBAT7U (0)
  447. #define CFG_DBAT6L CFG_IBAT6L
  448. #define CFG_DBAT6U CFG_IBAT6U
  449. #define CFG_DBAT7L CFG_IBAT7L
  450. #define CFG_DBAT7U CFG_IBAT7U
  451. #endif
  452. /*
  453. * Internal Definitions
  454. *
  455. * Boot Flags
  456. */
  457. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  458. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  459. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  460. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  461. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  462. #endif
  463. /*
  464. * Environment Configuration
  465. */
  466. #define CONFIG_ENV_OVERWRITE
  467. #if defined(CONFIG_UEC_ETH)
  468. #define CONFIG_ETHADDR 00:04:9f:ef:01:01
  469. #define CONFIG_HAS_ETH1
  470. #define CONFIG_ETH1ADDR 00:04:9f:ef:01:02
  471. #endif
  472. #define CONFIG_BAUDRATE 115200
  473. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  474. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  475. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  476. #define CONFIG_EXTRA_ENV_SETTINGS \
  477. "netdev=eth0\0" \
  478. "consoledev=ttyS0\0" \
  479. "ramdiskaddr=400000\0" \
  480. "ramdiskfile=ramfs.83xx\0" \
  481. #define CONFIG_NFSBOOTCOMMAND \
  482. "setenv bootargs root=/dev/nfs rw " \
  483. "nfsroot=$serverip:$rootpath " \
  484. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  485. "console=$consoledev,$baudrate $othbootargs;" \
  486. "tftp $loadaddr $bootfile;" \
  487. "bootm $loadaddr"
  488. #define CONFIG_RAMBOOTCOMMAND \
  489. "setenv bootargs root=/dev/ram rw " \
  490. "console=$consoledev,$baudrate $othbootargs;" \
  491. "tftp $ramdiskaddr $ramdiskfile;" \
  492. "tftp $loadaddr $bootfile;" \
  493. "bootm $loadaddr $ramdiskaddr"
  494. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  495. #endif /* __CONFIG_H */