speed.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Copyright (C) 2004-2006 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. *
  25. * Change log:
  26. *
  27. * 20050101: Eran Liberty (liberty@freescale.com)
  28. * Initial file creating (porting from 85XX & 8260)
  29. */
  30. #include <common.h>
  31. #include <mpc83xx.h>
  32. #include <asm/processor.h>
  33. DECLARE_GLOBAL_DATA_PTR;
  34. /* ----------------------------------------------------------------- */
  35. typedef enum {
  36. _unk,
  37. _off,
  38. _byp,
  39. _x8,
  40. _x4,
  41. _x2,
  42. _x1,
  43. _1x,
  44. _1_5x,
  45. _2x,
  46. _2_5x,
  47. _3x
  48. } mult_t;
  49. typedef struct {
  50. mult_t core_csb_ratio;
  51. mult_t vco_divider;
  52. } corecnf_t;
  53. corecnf_t corecnf_tab[] = {
  54. { _byp, _byp}, /* 0x00 */
  55. { _byp, _byp}, /* 0x01 */
  56. { _byp, _byp}, /* 0x02 */
  57. { _byp, _byp}, /* 0x03 */
  58. { _byp, _byp}, /* 0x04 */
  59. { _byp, _byp}, /* 0x05 */
  60. { _byp, _byp}, /* 0x06 */
  61. { _byp, _byp}, /* 0x07 */
  62. { _1x, _x2}, /* 0x08 */
  63. { _1x, _x4}, /* 0x09 */
  64. { _1x, _x8}, /* 0x0A */
  65. { _1x, _x8}, /* 0x0B */
  66. {_1_5x, _x2}, /* 0x0C */
  67. {_1_5x, _x4}, /* 0x0D */
  68. {_1_5x, _x8}, /* 0x0E */
  69. {_1_5x, _x8}, /* 0x0F */
  70. { _2x, _x2}, /* 0x10 */
  71. { _2x, _x4}, /* 0x11 */
  72. { _2x, _x8}, /* 0x12 */
  73. { _2x, _x8}, /* 0x13 */
  74. {_2_5x, _x2}, /* 0x14 */
  75. {_2_5x, _x4}, /* 0x15 */
  76. {_2_5x, _x8}, /* 0x16 */
  77. {_2_5x, _x8}, /* 0x17 */
  78. { _3x, _x2}, /* 0x18 */
  79. { _3x, _x4}, /* 0x19 */
  80. { _3x, _x8}, /* 0x1A */
  81. { _3x, _x8}, /* 0x1B */
  82. };
  83. /* ----------------------------------------------------------------- */
  84. /*
  85. *
  86. */
  87. int get_clocks (void)
  88. {
  89. volatile immap_t *im = (immap_t *)CFG_IMMRBAR;
  90. u32 pci_sync_in;
  91. u8 spmf;
  92. u8 clkin_div;
  93. u32 sccr;
  94. u32 corecnf_tab_index;
  95. u8 corepll;
  96. u32 lcrr;
  97. u32 csb_clk;
  98. #if defined(CONFIG_MPC8349)
  99. u32 tsec1_clk;
  100. u32 tsec2_clk;
  101. u32 usbmph_clk;
  102. u32 usbdr_clk;
  103. #endif
  104. u32 core_clk;
  105. u32 i2c1_clk;
  106. u32 i2c2_clk;
  107. u32 enc_clk;
  108. u32 lbiu_clk;
  109. u32 lclk_clk;
  110. u32 ddr_clk;
  111. #if defined (CONFIG_MPC8360)
  112. u32 qepmf;
  113. u32 qepdf;
  114. u32 ddr_sec_clk;
  115. u32 qe_clk;
  116. u32 brg_clk;
  117. #endif
  118. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
  119. return -1;
  120. clkin_div = ((im->clk.spmr & SPMR_CKID) >> SPMR_CKID_SHIFT);
  121. if (im->reset.rcwh & HRCWH_PCI_HOST) {
  122. #if defined(CONFIG_83XX_CLKIN)
  123. pci_sync_in = CONFIG_83XX_CLKIN / (1 + clkin_div);
  124. #else
  125. pci_sync_in = 0xDEADBEEF;
  126. #endif
  127. } else {
  128. #if defined(CONFIG_83XX_PCICLK)
  129. pci_sync_in = CONFIG_83XX_PCICLK;
  130. #else
  131. pci_sync_in = 0xDEADBEEF;
  132. #endif
  133. }
  134. spmf = ((im->reset.rcwl & RCWL_SPMF) >> RCWL_SPMF_SHIFT);
  135. csb_clk = pci_sync_in * (1 + clkin_div) * spmf;
  136. sccr = im->clk.sccr;
  137. #if defined(CONFIG_MPC8349)
  138. switch ((sccr & SCCR_TSEC1CM) >> SCCR_TSEC1CM_SHIFT) {
  139. case 0:
  140. tsec1_clk = 0;
  141. break;
  142. case 1:
  143. tsec1_clk = csb_clk;
  144. break;
  145. case 2:
  146. tsec1_clk = csb_clk / 2;
  147. break;
  148. case 3:
  149. tsec1_clk = csb_clk / 3;
  150. break;
  151. default:
  152. /* unkown SCCR_TSEC1CM value */
  153. return -4;
  154. }
  155. switch ((sccr & SCCR_TSEC2CM) >> SCCR_TSEC2CM_SHIFT) {
  156. case 0:
  157. tsec2_clk = 0;
  158. break;
  159. case 1:
  160. tsec2_clk = csb_clk;
  161. break;
  162. case 2:
  163. tsec2_clk = csb_clk / 2;
  164. break;
  165. case 3:
  166. tsec2_clk = csb_clk / 3;
  167. break;
  168. default:
  169. /* unkown SCCR_TSEC2CM value */
  170. return -5;
  171. }
  172. i2c1_clk = tsec2_clk;
  173. switch ((sccr & SCCR_USBMPHCM) >> SCCR_USBMPHCM_SHIFT) {
  174. case 0:
  175. usbmph_clk = 0;
  176. break;
  177. case 1:
  178. usbmph_clk = csb_clk;
  179. break;
  180. case 2:
  181. usbmph_clk = csb_clk / 2;
  182. break;
  183. case 3:
  184. usbmph_clk = csb_clk / 3;
  185. break;
  186. default:
  187. /* unkown SCCR_USBMPHCM value */
  188. return -7;
  189. }
  190. switch ((sccr & SCCR_USBDRCM) >> SCCR_USBDRCM_SHIFT) {
  191. case 0:
  192. usbdr_clk = 0;
  193. break;
  194. case 1:
  195. usbdr_clk = csb_clk;
  196. break;
  197. case 2:
  198. usbdr_clk = csb_clk / 2;
  199. break;
  200. case 3:
  201. usbdr_clk = csb_clk / 3;
  202. break;
  203. default:
  204. /* unkown SCCR_USBDRCM value */
  205. return -8;
  206. }
  207. if (usbmph_clk != 0
  208. && usbdr_clk != 0
  209. && usbmph_clk != usbdr_clk ) {
  210. /* if USB MPH clock is not disabled and USB DR clock is not disabled than USB MPH & USB DR must have the same rate */
  211. return -9;
  212. }
  213. #endif
  214. #if defined (CONFIG_MPC8360)
  215. i2c1_clk = csb_clk;
  216. #endif
  217. i2c2_clk = csb_clk; /* i2c-2 clk is equal to csb clk */
  218. switch ((sccr & SCCR_ENCCM) >> SCCR_ENCCM_SHIFT) {
  219. case 0:
  220. enc_clk = 0;
  221. break;
  222. case 1:
  223. enc_clk = csb_clk;
  224. break;
  225. case 2:
  226. enc_clk = csb_clk / 2;
  227. break;
  228. case 3:
  229. enc_clk = csb_clk / 3;
  230. break;
  231. default:
  232. /* unkown SCCR_ENCCM value */
  233. return -6;
  234. }
  235. #if defined(CONFIG_MPC8349) || defined(CONFIG_MPC8360)
  236. lbiu_clk = csb_clk * (1 + ((im->reset.rcwl & RCWL_LBIUCM) >> RCWL_LBIUCM_SHIFT));
  237. #else
  238. #error Unknown MPC83xx chip
  239. #endif
  240. lcrr = (im->lbus.lcrr & LCRR_CLKDIV) >> LCRR_CLKDIV_SHIFT;
  241. switch (lcrr) {
  242. case 2:
  243. case 4:
  244. case 8:
  245. lclk_clk = lbiu_clk / lcrr;
  246. break;
  247. default:
  248. /* unknown lcrr */
  249. return -10;
  250. }
  251. #if defined(CONFIG_MPC8349) || defined(CONFIG_MPC8360)
  252. ddr_clk = csb_clk * (1 + ((im->reset.rcwl & RCWL_DDRCM) >> RCWL_DDRCM_SHIFT));
  253. corepll = (im->reset.rcwl & RCWL_COREPLL) >> RCWL_COREPLL_SHIFT;
  254. #if defined (CONFIG_MPC8360)
  255. ddr_sec_clk = csb_clk * (1 + ((im->reset.rcwl & RCWL_LBIUCM) >> RCWL_LBIUCM_SHIFT));
  256. #endif
  257. #else
  258. #error Unknown MPC83xx chip
  259. #endif
  260. corecnf_tab_index = ((corepll & 0x1F) << 2) | ((corepll & 0x60) >> 5);
  261. if (corecnf_tab_index > (sizeof(corecnf_tab)/sizeof(corecnf_t)) ) {
  262. /* corecnf_tab_index is too high, possibly worng value */
  263. return -11;
  264. }
  265. switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
  266. case _byp:
  267. case _x1:
  268. case _1x:
  269. core_clk = csb_clk;
  270. break;
  271. case _1_5x:
  272. core_clk = (3 * csb_clk) / 2;
  273. break;
  274. case _2x:
  275. core_clk = 2 * csb_clk;
  276. break;
  277. case _2_5x:
  278. core_clk = ( 5 * csb_clk) / 2;
  279. break;
  280. case _3x:
  281. core_clk = 3 * csb_clk;
  282. break;
  283. default:
  284. /* unkown core to csb ratio */
  285. return -12;
  286. }
  287. #if defined (CONFIG_MPC8360)
  288. qepmf = (im->reset.rcwl & RCWL_CEPMF) >> RCWL_CEPMF_SHIFT;
  289. qepdf = (im->reset.rcwl & RCWL_CEPDF) >> RCWL_CEPDF_SHIFT;
  290. qe_clk = (pci_sync_in * qepmf)/(1+qepdf);
  291. brg_clk = qe_clk / 2;
  292. #endif
  293. gd->csb_clk = csb_clk;
  294. #if defined(CONFIG_MPC8349)
  295. gd->tsec1_clk = tsec1_clk;
  296. gd->tsec2_clk = tsec2_clk;
  297. gd->usbmph_clk = usbmph_clk;
  298. gd->usbdr_clk = usbdr_clk;
  299. #endif
  300. gd->core_clk = core_clk;
  301. gd->i2c1_clk = i2c1_clk;
  302. gd->i2c2_clk = i2c2_clk;
  303. gd->enc_clk = enc_clk;
  304. gd->lbiu_clk = lbiu_clk;
  305. gd->lclk_clk = lclk_clk;
  306. gd->ddr_clk = ddr_clk;
  307. #if defined (CONFIG_MPC8360)
  308. gd->ddr_sec_clk = ddr_sec_clk;
  309. gd->qe_clk = qe_clk;
  310. gd->brg_clk = brg_clk;
  311. #endif
  312. gd->cpu_clk = gd->core_clk;
  313. gd->bus_clk = gd->csb_clk;
  314. return 0;
  315. }
  316. ulong get_ddr_clk(ulong dummy)
  317. {
  318. return gd->ddr_clk;
  319. }
  320. /********************************************
  321. * get_bus_freq
  322. * return system bus freq in Hz
  323. *********************************************/
  324. ulong get_bus_freq (ulong dummy)
  325. {
  326. return gd->csb_clk;
  327. }
  328. int print_clock_conf (void)
  329. {
  330. printf("Clock configuration:\n");
  331. printf(" Coherent System Bus: %4d MHz\n",gd->csb_clk/1000000);
  332. printf(" Core: %4d MHz\n",gd->core_clk/1000000);
  333. #if defined (CONFIG_MPC8360)
  334. printf(" QE: %4d MHz\n",gd->qe_clk/1000000);
  335. #endif
  336. printf(" Local Bus Controller:%4d MHz\n",gd->lbiu_clk/1000000);
  337. printf(" Local Bus: %4d MHz\n",gd->lclk_clk/1000000);
  338. printf(" DDR: %4d MHz\n",gd->ddr_clk/1000000);
  339. #if defined (CONFIG_MPC8360)
  340. printf(" DDR Secondary: %4d MHz\n",gd->ddr_sec_clk/1000000);
  341. #endif
  342. printf(" SEC: %4d MHz\n",gd->enc_clk/1000000);
  343. printf(" I2C1: %4d MHz\n",gd->i2c1_clk/1000000);
  344. printf(" I2C2: %4d MHz\n",gd->i2c2_clk/1000000);
  345. #if defined(CONFIG_MPC8349)
  346. printf(" TSEC1: %4d MHz\n",gd->tsec1_clk/1000000);
  347. printf(" TSEC2: %4d MHz\n",gd->tsec2_clk/1000000);
  348. printf(" USB MPH: %4d MHz\n",gd->usbmph_clk/1000000);
  349. printf(" USB DR: %4d MHz\n",gd->usbdr_clk/1000000);
  350. #endif
  351. return 0;
  352. }