cpu.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. /*
  2. * Copyright (C) 2004-2006 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. *
  22. * Change log:
  23. *
  24. * 20050101: Eran Liberty (liberty@freescale.com)
  25. * Initial file creating (porting from 85XX & 8260)
  26. */
  27. /*
  28. * CPU specific code for the MPC83xx family.
  29. *
  30. * Derived from the MPC8260 and MPC85xx.
  31. */
  32. #include <common.h>
  33. #include <watchdog.h>
  34. #include <command.h>
  35. #include <mpc83xx.h>
  36. #include <ft_build.h>
  37. #include <asm/processor.h>
  38. DECLARE_GLOBAL_DATA_PTR;
  39. int checkcpu(void)
  40. {
  41. volatile immap_t *immr;
  42. ulong clock = gd->cpu_clk;
  43. u32 pvr = get_pvr();
  44. u32 spridr;
  45. char buf[32];
  46. immr = (immap_t *)CFG_IMMRBAR;
  47. if ((pvr & 0xFFFF0000) != PVR_83xx) {
  48. puts("Not MPC83xx Family!!!\n");
  49. return -1;
  50. }
  51. spridr = immr->sysconf.spridr;
  52. puts("CPU: ");
  53. switch(spridr) {
  54. case SPR_8349E_REV10:
  55. case SPR_8349E_REV11:
  56. puts("MPC8349E, ");
  57. break;
  58. case SPR_8349_REV10:
  59. case SPR_8349_REV11:
  60. puts("MPC8349, ");
  61. break;
  62. case SPR_8347E_REV10_TBGA:
  63. case SPR_8347E_REV11_TBGA:
  64. case SPR_8347E_REV10_PBGA:
  65. case SPR_8347E_REV11_PBGA:
  66. puts("MPC8347E, ");
  67. break;
  68. case SPR_8347_REV10_TBGA:
  69. case SPR_8347_REV11_TBGA:
  70. case SPR_8347_REV10_PBGA:
  71. case SPR_8347_REV11_PBGA:
  72. puts("MPC8347, ");
  73. break;
  74. case SPR_8343E_REV10:
  75. case SPR_8343E_REV11:
  76. puts("MPC8343E, ");
  77. break;
  78. case SPR_8343_REV10:
  79. case SPR_8343_REV11:
  80. puts("MPC8343, ");
  81. break;
  82. case SPR_8360E_REV10:
  83. case SPR_8360E_REV11:
  84. case SPR_8360E_REV12:
  85. puts("MPC8360E, ");
  86. break;
  87. case SPR_8360_REV10:
  88. case SPR_8360_REV11:
  89. case SPR_8360_REV12:
  90. puts("MPC8360, ");
  91. break;
  92. default:
  93. puts("Rev: Unknown\n");
  94. return -1; /* Not sure what this is */
  95. }
  96. #if defined(CONFIG_MPC8349)
  97. printf("Rev: %02x at %s MHz\n", (spridr & 0x0000FFFF)>>4 |(spridr & 0x0000000F), strmhz(buf, clock));
  98. #else
  99. printf("Rev: %02x at %s MHz\n", spridr & 0x0000FFFF, strmhz(buf, clock));
  100. #endif
  101. return 0;
  102. }
  103. /**
  104. * Program a UPM with the code supplied in the table.
  105. *
  106. * The 'dummy' variable is used to increment the MAD. 'dummy' is
  107. * supposed to be a pointer to the memory of the device being
  108. * programmed by the UPM. The data in the MDR is written into
  109. * memory and the MAD is incremented every time there's a read
  110. * from 'dummy'. Unfortunately, the current prototype for this
  111. * function doesn't allow for passing the address of this
  112. * device, and changing the prototype will break a number lots
  113. * of other code, so we need to use a round-about way of finding
  114. * the value for 'dummy'.
  115. *
  116. * The value can be extracted from the base address bits of the
  117. * Base Register (BR) associated with the specific UPM. To find
  118. * that BR, we need to scan all 8 BRs until we find the one that
  119. * has its MSEL bits matching the UPM we want. Once we know the
  120. * right BR, we can extract the base address bits from it.
  121. *
  122. * The MxMR and the BR and OR of the chosen bank should all be
  123. * configured before calling this function.
  124. *
  125. * Parameters:
  126. * upm: 0=UPMA, 1=UPMB, 2=UPMC
  127. * table: Pointer to an array of values to program
  128. * size: Number of elements in the array. Must be 64 or less.
  129. */
  130. void upmconfig (uint upm, uint *table, uint size)
  131. {
  132. #if defined(CONFIG_MPC834X)
  133. volatile immap_t *immap = (immap_t *) CFG_IMMRBAR;
  134. volatile lbus83xx_t *lbus = &immap->lbus;
  135. volatile uchar *dummy = NULL;
  136. const u32 msel = (upm + 4) << BR_MSEL_SHIFT; /* What the MSEL field in BRn should be */
  137. volatile u32 *mxmr = &lbus->mamr + upm; /* Pointer to mamr, mbmr, or mcmr */
  138. uint i;
  139. /* Scan all the banks to determine the base address of the device */
  140. for (i = 0; i < 8; i++) {
  141. if ((lbus->bank[i].br & BR_MSEL) == msel) {
  142. dummy = (uchar *) (lbus->bank[i].br & BR_BA);
  143. break;
  144. }
  145. }
  146. if (!dummy) {
  147. printf("Error: %s() could not find matching BR\n", __FUNCTION__);
  148. hang();
  149. }
  150. /* Set the OP field in the MxMR to "write" and the MAD field to 000000 */
  151. *mxmr = (*mxmr & 0xCFFFFFC0) | 0x10000000;
  152. for (i = 0; i < size; i++) {
  153. lbus->mdr = table[i];
  154. __asm__ __volatile__ ("sync");
  155. *dummy; /* Write the value to memory and increment MAD */
  156. __asm__ __volatile__ ("sync");
  157. }
  158. /* Set the OP field in the MxMR to "normal" and the MAD field to 000000 */
  159. *mxmr &= 0xCFFFFFC0;
  160. #else
  161. printf("Error: %s() not defined for this configuration.\n", __FUNCTION__);
  162. hang();
  163. #endif
  164. }
  165. int
  166. do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  167. {
  168. ulong msr;
  169. #ifndef MPC83xx_RESET
  170. ulong addr;
  171. #endif
  172. volatile immap_t *immap = (immap_t *) CFG_IMMRBAR;
  173. #ifdef MPC83xx_RESET
  174. /* Interrupts and MMU off */
  175. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  176. msr &= ~( MSR_EE | MSR_IR | MSR_DR);
  177. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  178. /* enable Reset Control Reg */
  179. immap->reset.rpr = 0x52535445;
  180. __asm__ __volatile__ ("sync");
  181. __asm__ __volatile__ ("isync");
  182. /* confirm Reset Control Reg is enabled */
  183. while(!((immap->reset.rcer) & RCER_CRE));
  184. printf("Resetting the board.");
  185. printf("\n");
  186. udelay(200);
  187. /* perform reset, only one bit */
  188. immap->reset.rcr = RCR_SWHR;
  189. #else /* ! MPC83xx_RESET */
  190. immap->reset.rmr = RMR_CSRE; /* Checkstop Reset enable */
  191. /* Interrupts and MMU off */
  192. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  193. msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
  194. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  195. /*
  196. * Trying to execute the next instruction at a non-existing address
  197. * should cause a machine check, resulting in reset
  198. */
  199. addr = CFG_RESET_ADDRESS;
  200. printf("resetting the board.");
  201. printf("\n");
  202. ((void (*)(void)) addr) ();
  203. #endif /* MPC83xx_RESET */
  204. return 1;
  205. }
  206. /*
  207. * Get timebase clock frequency (like cpu_clk in Hz)
  208. */
  209. unsigned long get_tbclk(void)
  210. {
  211. ulong tbclk;
  212. tbclk = (gd->bus_clk + 3L) / 4L;
  213. return tbclk;
  214. }
  215. #if defined(CONFIG_WATCHDOG)
  216. void watchdog_reset (void)
  217. {
  218. #ifdef CONFIG_MPC834X
  219. int re_enable = disable_interrupts();
  220. /* Reset the 83xx watchdog */
  221. volatile immap_t *immr = (immap_t *) CFG_IMMRBAR;
  222. immr->wdt.swsrr = 0x556c;
  223. immr->wdt.swsrr = 0xaa39;
  224. if (re_enable)
  225. enable_interrupts ();
  226. #else
  227. hang();
  228. #endif
  229. }
  230. #endif
  231. #if defined(CONFIG_OF_FLAT_TREE)
  232. void
  233. ft_cpu_setup(void *blob, bd_t *bd)
  234. {
  235. u32 *p;
  236. int len;
  237. ulong clock;
  238. clock = bd->bi_busfreq;
  239. p = ft_get_prop(blob, "/cpus/" OF_CPU "/bus-frequency", &len);
  240. if (p != NULL)
  241. *p = cpu_to_be32(clock);
  242. p = ft_get_prop(blob, "/" OF_SOC "/bus-frequency", &len);
  243. if (p != NULL)
  244. *p = cpu_to_be32(clock);
  245. p = ft_get_prop(blob, "/" OF_SOC "/serial@4500/clock-frequency", &len);
  246. if (p != NULL)
  247. *p = cpu_to_be32(clock);
  248. p = ft_get_prop(blob, "/" OF_SOC "/serial@4600/clock-frequency", &len);
  249. if (p != NULL)
  250. *p = cpu_to_be32(clock);
  251. #ifdef CONFIG_MPC83XX_TSEC1
  252. p = ft_get_prop(blob, "/" OF_SOC "/ethernet@24000/address", &len);
  253. memcpy(p, bd->bi_enetaddr, 6);
  254. #endif
  255. #ifdef CONFIG_MPC83XX_TSEC2
  256. p = ft_get_prop(blob, "/" OF_SOC "/ethernet@25000/address", &len);
  257. memcpy(p, bd->bi_enet1addr, 6);
  258. #endif
  259. }
  260. #endif
  261. #if defined(CONFIG_DDR_ECC)
  262. void dma_init(void)
  263. {
  264. volatile immap_t *immap = (immap_t *)CFG_IMMRBAR;
  265. volatile dma83xx_t *dma = &immap->dma;
  266. volatile u32 status = swab32(dma->dmasr0);
  267. volatile u32 dmamr0 = swab32(dma->dmamr0);
  268. debug("DMA-init\n");
  269. /* initialize DMASARn, DMADAR and DMAABCRn */
  270. dma->dmadar0 = (u32)0;
  271. dma->dmasar0 = (u32)0;
  272. dma->dmabcr0 = 0;
  273. __asm__ __volatile__ ("sync");
  274. __asm__ __volatile__ ("isync");
  275. /* clear CS bit */
  276. dmamr0 &= ~DMA_CHANNEL_START;
  277. dma->dmamr0 = swab32(dmamr0);
  278. __asm__ __volatile__ ("sync");
  279. __asm__ __volatile__ ("isync");
  280. /* while the channel is busy, spin */
  281. while(status & DMA_CHANNEL_BUSY) {
  282. status = swab32(dma->dmasr0);
  283. }
  284. debug("DMA-init end\n");
  285. }
  286. uint dma_check(void)
  287. {
  288. volatile immap_t *immap = (immap_t *)CFG_IMMRBAR;
  289. volatile dma83xx_t *dma = &immap->dma;
  290. volatile u32 status = swab32(dma->dmasr0);
  291. volatile u32 byte_count = swab32(dma->dmabcr0);
  292. /* while the channel is busy, spin */
  293. while (status & DMA_CHANNEL_BUSY) {
  294. status = swab32(dma->dmasr0);
  295. }
  296. if (status & DMA_CHANNEL_TRANSFER_ERROR) {
  297. printf ("DMA Error: status = %x @ %d\n", status, byte_count);
  298. }
  299. return status;
  300. }
  301. int dma_xfer(void *dest, u32 count, void *src)
  302. {
  303. volatile immap_t *immap = (immap_t *)CFG_IMMRBAR;
  304. volatile dma83xx_t *dma = &immap->dma;
  305. volatile u32 dmamr0;
  306. /* initialize DMASARn, DMADAR and DMAABCRn */
  307. dma->dmadar0 = swab32((u32)dest);
  308. dma->dmasar0 = swab32((u32)src);
  309. dma->dmabcr0 = swab32(count);
  310. __asm__ __volatile__ ("sync");
  311. __asm__ __volatile__ ("isync");
  312. /* init direct transfer, clear CS bit */
  313. dmamr0 = (DMA_CHANNEL_TRANSFER_MODE_DIRECT |
  314. DMA_CHANNEL_SOURCE_ADDRESS_HOLD_8B |
  315. DMA_CHANNEL_SOURCE_ADRESSS_HOLD_EN);
  316. dma->dmamr0 = swab32(dmamr0);
  317. __asm__ __volatile__ ("sync");
  318. __asm__ __volatile__ ("isync");
  319. /* set CS to start DMA transfer */
  320. dmamr0 |= DMA_CHANNEL_START;
  321. dma->dmamr0 = swab32(dmamr0);
  322. __asm__ __volatile__ ("sync");
  323. __asm__ __volatile__ ("isync");
  324. return ((int)dma_check());
  325. }
  326. #endif /*CONFIG_DDR_ECC*/