config_mpc85xx.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. */
  20. #ifndef _ASM_MPC85xx_CONFIG_H_
  21. #define _ASM_MPC85xx_CONFIG_H_
  22. /* SoC specific defines for Freescale MPC85xx (PQ3) and QorIQ processors */
  23. #ifdef CONFIG_SYS_CCSRBAR_DEFAULT
  24. #error "Do not define CONFIG_SYS_CCSRBAR_DEFAULT in the board header file."
  25. #endif
  26. /* Number of TLB CAM entries we have on FSL Book-E chips */
  27. #if defined(CONFIG_E500MC)
  28. #define CONFIG_SYS_NUM_TLBCAMS 64
  29. #elif defined(CONFIG_E500)
  30. #define CONFIG_SYS_NUM_TLBCAMS 16
  31. #endif
  32. #if defined(CONFIG_MPC8536)
  33. #define CONFIG_MAX_CPUS 1
  34. #define CONFIG_SYS_FSL_NUM_LAWS 12
  35. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  36. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  37. #elif defined(CONFIG_MPC8540)
  38. #define CONFIG_MAX_CPUS 1
  39. #define CONFIG_SYS_FSL_NUM_LAWS 8
  40. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  41. #elif defined(CONFIG_MPC8541)
  42. #define CONFIG_MAX_CPUS 1
  43. #define CONFIG_SYS_FSL_NUM_LAWS 8
  44. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  45. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  46. #elif defined(CONFIG_MPC8544)
  47. #define CONFIG_MAX_CPUS 1
  48. #define CONFIG_SYS_FSL_NUM_LAWS 10
  49. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  50. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  51. #elif defined(CONFIG_MPC8548)
  52. #define CONFIG_MAX_CPUS 1
  53. #define CONFIG_SYS_FSL_NUM_LAWS 10
  54. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  55. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  56. #define CONFIG_SYS_FSL_ERRATUM_NMG_DDR120
  57. #define CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
  58. #define CONFIG_SYS_FSL_ERRATUM_NMG_ETSEC129
  59. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 1
  60. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  61. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  62. #define CONFIG_SYS_FSL_RMU
  63. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  64. #elif defined(CONFIG_MPC8555)
  65. #define CONFIG_MAX_CPUS 1
  66. #define CONFIG_SYS_FSL_NUM_LAWS 8
  67. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  68. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  69. #elif defined(CONFIG_MPC8560)
  70. #define CONFIG_MAX_CPUS 1
  71. #define CONFIG_SYS_FSL_NUM_LAWS 8
  72. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  73. #elif defined(CONFIG_MPC8568)
  74. #define CONFIG_MAX_CPUS 1
  75. #define CONFIG_SYS_FSL_NUM_LAWS 10
  76. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  77. #define QE_MURAM_SIZE 0x10000UL
  78. #define MAX_QE_RISC 2
  79. #define QE_NUM_OF_SNUM 28
  80. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  81. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 1
  82. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  83. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  84. #define CONFIG_SYS_FSL_RMU
  85. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  86. #elif defined(CONFIG_MPC8569)
  87. #define CONFIG_MAX_CPUS 1
  88. #define CONFIG_SYS_FSL_NUM_LAWS 10
  89. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  90. #define QE_MURAM_SIZE 0x20000UL
  91. #define MAX_QE_RISC 4
  92. #define QE_NUM_OF_SNUM 46
  93. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  94. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 1
  95. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  96. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  97. #define CONFIG_SYS_FSL_RMU
  98. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  99. #elif defined(CONFIG_MPC8572)
  100. #define CONFIG_MAX_CPUS 2
  101. #define CONFIG_SYS_FSL_NUM_LAWS 12
  102. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  103. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  104. #define CONFIG_SYS_FSL_ERRATUM_DDR_115
  105. #define CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  106. #elif defined(CONFIG_P1010)
  107. #define CONFIG_MAX_CPUS 1
  108. #define CONFIG_FSL_SDHC_V2_3
  109. #define CONFIG_SYS_FSL_NUM_LAWS 12
  110. #define CONFIG_TSECV2
  111. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  112. #define CONFIG_FSL_SATA_V2
  113. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  114. #define CONFIG_NUM_DDR_CONTROLLERS 1
  115. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  116. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  117. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  118. #define CONFIG_SYS_FSL_ERRATUM_IFC_A002769
  119. #define CONFIG_SYS_FSL_ERRATUM_P1010_A003549
  120. #define CONFIG_SYS_FSL_ERRATUM_IFC_A003399
  121. /* P1011 is single core version of P1020 */
  122. #elif defined(CONFIG_P1011)
  123. #define CONFIG_MAX_CPUS 1
  124. #define CONFIG_SYS_FSL_NUM_LAWS 12
  125. #define CONFIG_TSECV2
  126. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  127. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  128. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  129. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  130. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  131. /* P1012 is single core version of P1021 */
  132. #elif defined(CONFIG_P1012)
  133. #define CONFIG_MAX_CPUS 1
  134. #define CONFIG_SYS_FSL_NUM_LAWS 12
  135. #define CONFIG_TSECV2
  136. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  137. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  138. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  139. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  140. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  141. #define QE_MURAM_SIZE 0x6000UL
  142. #define MAX_QE_RISC 1
  143. #define QE_NUM_OF_SNUM 28
  144. /* P1013 is single core version of P1022 */
  145. #elif defined(CONFIG_P1013)
  146. #define CONFIG_MAX_CPUS 1
  147. #define CONFIG_SYS_FSL_NUM_LAWS 12
  148. #define CONFIG_TSECV2
  149. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  150. #define CONFIG_FSL_SATA_V2
  151. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  152. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  153. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  154. #define CONFIG_FSL_SATA_ERRATUM_A001
  155. #elif defined(CONFIG_P1014)
  156. #define CONFIG_MAX_CPUS 1
  157. #define CONFIG_FSL_SDHC_V2_3
  158. #define CONFIG_SYS_FSL_NUM_LAWS 12
  159. #define CONFIG_TSECV2
  160. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  161. #define CONFIG_FSL_SATA_V2
  162. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  163. #define CONFIG_NUM_DDR_CONTROLLERS 1
  164. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  165. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  166. #define CONFIG_SYS_FSL_ERRATUM_IFC_A002769
  167. #define CONFIG_SYS_FSL_ERRATUM_P1010_A003549
  168. #define CONFIG_SYS_FSL_ERRATUM_IFC_A003399
  169. /* P1015 is single core version of P1024 */
  170. #elif defined(CONFIG_P1015)
  171. #define CONFIG_MAX_CPUS 1
  172. #define CONFIG_SYS_FSL_NUM_LAWS 12
  173. #define CONFIG_TSECV2
  174. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  175. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  176. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  177. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  178. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  179. /* P1016 is single core version of P1025 */
  180. #elif defined(CONFIG_P1016)
  181. #define CONFIG_MAX_CPUS 1
  182. #define CONFIG_SYS_FSL_NUM_LAWS 12
  183. #define CONFIG_TSECV2
  184. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  185. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  186. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  187. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  188. #define QE_MURAM_SIZE 0x6000UL
  189. #define MAX_QE_RISC 1
  190. #define QE_NUM_OF_SNUM 28
  191. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  192. /* P1017 is single core version of P1023 */
  193. #elif defined(CONFIG_P1017)
  194. #define CONFIG_MAX_CPUS 1
  195. #define CONFIG_SYS_FSL_NUM_LAWS 12
  196. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  197. #define CONFIG_SYS_NUM_FMAN 1
  198. #define CONFIG_SYS_NUM_FM1_DTSEC 2
  199. #define CONFIG_NUM_DDR_CONTROLLERS 1
  200. #define CONFIG_SYS_QMAN_NUM_PORTALS 3
  201. #define CONFIG_SYS_BMAN_NUM_PORTALS 3
  202. #define CONFIG_SYS_FM_MURAM_SIZE 0x10000
  203. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  204. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff600000
  205. #elif defined(CONFIG_P1020)
  206. #define CONFIG_MAX_CPUS 2
  207. #define CONFIG_SYS_FSL_NUM_LAWS 12
  208. #define CONFIG_TSECV2
  209. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  210. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  211. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  212. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  213. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  214. #elif defined(CONFIG_P1021)
  215. #define CONFIG_MAX_CPUS 2
  216. #define CONFIG_SYS_FSL_NUM_LAWS 12
  217. #define CONFIG_TSECV2
  218. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  219. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  220. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  221. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  222. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  223. #define QE_MURAM_SIZE 0x6000UL
  224. #define MAX_QE_RISC 1
  225. #define QE_NUM_OF_SNUM 28
  226. #elif defined(CONFIG_P1022)
  227. #define CONFIG_MAX_CPUS 2
  228. #define CONFIG_SYS_FSL_NUM_LAWS 12
  229. #define CONFIG_TSECV2
  230. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  231. #define CONFIG_FSL_SATA_V2
  232. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  233. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  234. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  235. #define CONFIG_FSL_SATA_ERRATUM_A001
  236. #elif defined(CONFIG_P1023)
  237. #define CONFIG_MAX_CPUS 2
  238. #define CONFIG_SYS_FSL_NUM_LAWS 12
  239. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  240. #define CONFIG_SYS_NUM_FMAN 1
  241. #define CONFIG_SYS_NUM_FM1_DTSEC 2
  242. #define CONFIG_NUM_DDR_CONTROLLERS 1
  243. #define CONFIG_SYS_QMAN_NUM_PORTALS 3
  244. #define CONFIG_SYS_BMAN_NUM_PORTALS 3
  245. #define CONFIG_SYS_FM_MURAM_SIZE 0x10000
  246. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  247. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff600000
  248. /* P1024 is lower end variant of P1020 */
  249. #elif defined(CONFIG_P1024)
  250. #define CONFIG_MAX_CPUS 2
  251. #define CONFIG_SYS_FSL_NUM_LAWS 12
  252. #define CONFIG_TSECV2
  253. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  254. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  255. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  256. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  257. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  258. /* P1025 is lower end variant of P1021 */
  259. #elif defined(CONFIG_P1025)
  260. #define CONFIG_MAX_CPUS 2
  261. #define CONFIG_SYS_FSL_NUM_LAWS 12
  262. #define CONFIG_TSECV2
  263. #define CONFIG_FSL_PCIE_DISABLE_ASPM
  264. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  265. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  266. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  267. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  268. #define QE_MURAM_SIZE 0x6000UL
  269. #define MAX_QE_RISC 1
  270. #define QE_NUM_OF_SNUM 28
  271. /* P2010 is single core version of P2020 */
  272. #elif defined(CONFIG_P2010)
  273. #define CONFIG_MAX_CPUS 1
  274. #define CONFIG_SYS_FSL_NUM_LAWS 12
  275. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  276. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  277. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  278. #define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  279. #elif defined(CONFIG_P2020)
  280. #define CONFIG_MAX_CPUS 2
  281. #define CONFIG_SYS_FSL_NUM_LAWS 12
  282. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  283. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000
  284. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  285. #define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  286. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  287. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  288. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  289. #define CONFIG_SYS_FSL_RMU
  290. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  291. #elif defined(CONFIG_PPC_P2040)
  292. #define CONFIG_MAX_CPUS 4
  293. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  294. #define CONFIG_SYS_FSL_NUM_LAWS 32
  295. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  296. #define CONFIG_SYS_NUM_FMAN 1
  297. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  298. #define CONFIG_NUM_DDR_CONTROLLERS 1
  299. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  300. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  301. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  302. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  303. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  304. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  305. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  306. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  307. #define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  308. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  309. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  310. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  311. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  312. #elif defined(CONFIG_PPC_P2041)
  313. #define CONFIG_MAX_CPUS 4
  314. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  315. #define CONFIG_SYS_FSL_NUM_LAWS 32
  316. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  317. #define CONFIG_FSL_SATA_V2
  318. #define CONFIG_SYS_NUM_FMAN 1
  319. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  320. #define CONFIG_SYS_NUM_FM1_10GEC 1
  321. #define CONFIG_NUM_DDR_CONTROLLERS 1
  322. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  323. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  324. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  325. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  326. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  327. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  328. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  329. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  330. #define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  331. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  332. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  333. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  334. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  335. #elif defined(CONFIG_PPC_P3041)
  336. #define CONFIG_MAX_CPUS 4
  337. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  338. #define CONFIG_SYS_FSL_NUM_LAWS 32
  339. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  340. #define CONFIG_FSL_SATA_V2
  341. #define CONFIG_SYS_NUM_FMAN 1
  342. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  343. #define CONFIG_SYS_NUM_FM1_10GEC 1
  344. #define CONFIG_NUM_DDR_CONTROLLERS 1
  345. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  346. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  347. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  348. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  349. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  350. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  351. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  352. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  353. #define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  354. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  355. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  356. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  357. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  358. #elif defined(CONFIG_PPC_P3060)
  359. #define CONFIG_MAX_CPUS 8
  360. #define CONFIG_SYS_FSL_NUM_CC_PLLS 4
  361. #define CONFIG_SYS_FSL_NUM_LAWS 32
  362. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  363. #define CONFIG_SYS_NUM_FMAN 2
  364. #define CONFIG_SYS_NUM_FM1_DTSEC 4
  365. #define CONFIG_SYS_NUM_FM2_DTSEC 4
  366. #define CONFIG_NUM_DDR_CONTROLLERS 1
  367. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  368. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  369. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  370. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  371. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  372. #define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  373. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  374. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  375. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  376. #elif defined(CONFIG_PPC_P4040)
  377. #define CONFIG_MAX_CPUS 4
  378. #define CONFIG_SYS_FSL_NUM_CC_PLLS 4
  379. #define CONFIG_SYS_FSL_NUM_LAWS 32
  380. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  381. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  382. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  383. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,p4080-pcie"
  384. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  385. #define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  386. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  387. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  388. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  389. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  390. #elif defined(CONFIG_PPC_P4080)
  391. #define CONFIG_MAX_CPUS 8
  392. #define CONFIG_SYS_FSL_NUM_CC_PLLS 4
  393. #define CONFIG_SYS_FSL_NUM_LAWS 32
  394. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  395. #define CONFIG_SYS_NUM_FMAN 2
  396. #define CONFIG_SYS_NUM_FM1_DTSEC 4
  397. #define CONFIG_SYS_NUM_FM2_DTSEC 4
  398. #define CONFIG_SYS_NUM_FM1_10GEC 1
  399. #define CONFIG_SYS_NUM_FM2_10GEC 1
  400. #define CONFIG_NUM_DDR_CONTROLLERS 2
  401. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  402. #define CONFIG_SYS_FSL_TBCLK_DIV 16
  403. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,p4080-pcie"
  404. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  405. #define CONFIG_SYS_FSL_ERRATUM_CPC_A002
  406. #define CONFIG_SYS_FSL_ERRATUM_CPC_A003
  407. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003
  408. #define CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  409. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  410. #define CONFIG_SYS_FSL_ERRATUM_ESDHC135
  411. #define CONFIG_SYS_FSL_ERRATUM_ESDHC136
  412. #define CONFIG_SYS_P4080_ERRATUM_CPU22
  413. #define CONFIG_SYS_P4080_ERRATUM_SERDES8
  414. #define CONFIG_SYS_P4080_ERRATUM_SERDES9
  415. #define CONFIG_SYS_P4080_ERRATUM_SERDES_A001
  416. #define CONFIG_SYS_P4080_ERRATUM_SERDES_A005
  417. #define CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  418. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  419. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  420. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  421. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  422. #define CONFIG_SYS_FSL_RMU
  423. #define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2
  424. /* P5010 is single core version of P5020 */
  425. #elif defined(CONFIG_PPC_P5010)
  426. #define CONFIG_MAX_CPUS 1
  427. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  428. #define CONFIG_SYS_FSL_NUM_LAWS 32
  429. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  430. #define CONFIG_FSL_SATA_V2
  431. #define CONFIG_SYS_NUM_FMAN 1
  432. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  433. #define CONFIG_SYS_NUM_FM1_10GEC 1
  434. #define CONFIG_NUM_DDR_CONTROLLERS 1
  435. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  436. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  437. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  438. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  439. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  440. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  441. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  442. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  443. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  444. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  445. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  446. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  447. #elif defined(CONFIG_PPC_P5020)
  448. #define CONFIG_MAX_CPUS 2
  449. #define CONFIG_SYS_FSL_NUM_CC_PLLS 2
  450. #define CONFIG_SYS_FSL_NUM_LAWS 32
  451. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  452. #define CONFIG_FSL_SATA_V2
  453. #define CONFIG_SYS_NUM_FMAN 1
  454. #define CONFIG_SYS_NUM_FM1_DTSEC 5
  455. #define CONFIG_SYS_NUM_FM1_10GEC 1
  456. #define CONFIG_NUM_DDR_CONTROLLERS 2
  457. #define CONFIG_SYS_FM_MURAM_SIZE 0x28000
  458. #define CONFIG_SYS_FSL_TBCLK_DIV 32
  459. #define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2"
  460. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000
  461. #define CONFIG_SYS_FSL_USB1_PHY_ENABLE
  462. #define CONFIG_SYS_FSL_USB2_PHY_ENABLE
  463. #define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
  464. #define CONFIG_SYS_FSL_ERRATUM_ESDHC111
  465. #define CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  466. #define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2
  467. #define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9
  468. #define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5
  469. #else
  470. #error Processor type not defined for this platform
  471. #endif
  472. #ifndef CONFIG_SYS_CCSRBAR_DEFAULT
  473. #error "CONFIG_SYS_CCSRBAR_DEFAULT is not defined for this platform."
  474. #endif
  475. #endif /* _ASM_MPC85xx_CONFIG_H_ */