serdes.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * Freescale SerDes initialization routine
  3. *
  4. * Copyright (C) 2007,2011 Freescale Semicondutor, Inc.
  5. * Copyright (C) 2008 MontaVista Software, Inc.
  6. *
  7. * Author: Li Yang <leoli@freescale.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <config.h>
  15. #include <common.h>
  16. #include <asm/io.h>
  17. #include <asm/fsl_mpc83xx_serdes.h>
  18. /* SerDes registers */
  19. #define FSL_SRDSCR0_OFFS 0x0
  20. #define FSL_SRDSCR0_DPP_1V2 0x00008800
  21. #define FSL_SRDSCR0_TXEQA_MASK 0x00007000
  22. #define FSL_SRDSCR0_TXEQA_SATA 0x00001000
  23. #define FSL_SRDSCR0_TXEQE_MASK 0x00000700
  24. #define FSL_SRDSCR0_TXEQE_SATA 0x00000100
  25. #define FSL_SRDSCR1_OFFS 0x4
  26. #define FSL_SRDSCR1_PLLBW 0x00000040
  27. #define FSL_SRDSCR2_OFFS 0x8
  28. #define FSL_SRDSCR2_VDD_1V2 0x00800000
  29. #define FSL_SRDSCR2_SEIC_MASK 0x00001c1c
  30. #define FSL_SRDSCR2_SEIC_SATA 0x00001414
  31. #define FSL_SRDSCR2_SEIC_PEX 0x00001010
  32. #define FSL_SRDSCR2_SEIC_SGMII 0x00000101
  33. #define FSL_SRDSCR3_OFFS 0xc
  34. #define FSL_SRDSCR3_KFR_SATA 0x10100000
  35. #define FSL_SRDSCR3_KPH_SATA 0x04040000
  36. #define FSL_SRDSCR3_SDFM_SATA_PEX 0x01010000
  37. #define FSL_SRDSCR3_SDTXL_SATA 0x00000505
  38. #define FSL_SRDSCR4_OFFS 0x10
  39. #define FSL_SRDSCR4_PROT_SATA 0x00000808
  40. #define FSL_SRDSCR4_PROT_PEX 0x00000101
  41. #define FSL_SRDSCR4_PROT_SGMII 0x00000505
  42. #define FSL_SRDSCR4_PLANE_X2 0x01000000
  43. #define FSL_SRDSRSTCTL_OFFS 0x20
  44. #define FSL_SRDSRSTCTL_RST 0x80000000
  45. #define FSL_SRDSRSTCTL_SATA_RESET 0xf
  46. void fsl_setup_serdes(u32 offset, char proto, u32 rfcks, char vdd)
  47. {
  48. void *regs = (void *)CONFIG_SYS_IMMR + offset;
  49. u32 tmp;
  50. /* 1.0V corevdd */
  51. if (vdd) {
  52. /* DPPE/DPPA = 0 */
  53. tmp = in_be32(regs + FSL_SRDSCR0_OFFS);
  54. tmp &= ~FSL_SRDSCR0_DPP_1V2;
  55. out_be32(regs + FSL_SRDSCR0_OFFS, tmp);
  56. /* VDD = 0 */
  57. tmp = in_be32(regs + FSL_SRDSCR2_OFFS);
  58. tmp &= ~FSL_SRDSCR2_VDD_1V2;
  59. out_be32(regs + FSL_SRDSCR2_OFFS, tmp);
  60. }
  61. /* protocol specific configuration */
  62. switch (proto) {
  63. case FSL_SERDES_PROTO_SATA:
  64. /* Set and clear reset bits */
  65. tmp = in_be32(regs + FSL_SRDSRSTCTL_OFFS);
  66. tmp |= FSL_SRDSRSTCTL_SATA_RESET;
  67. out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp);
  68. udelay(1000);
  69. tmp &= ~FSL_SRDSRSTCTL_SATA_RESET;
  70. out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp);
  71. /* Configure SRDSCR0 */
  72. clrsetbits_be32(regs + FSL_SRDSCR0_OFFS,
  73. FSL_SRDSCR0_TXEQA_MASK | FSL_SRDSCR0_TXEQE_MASK,
  74. FSL_SRDSCR0_TXEQA_SATA | FSL_SRDSCR0_TXEQE_SATA);
  75. /* Configure SRDSCR1 */
  76. tmp = in_be32(regs + FSL_SRDSCR1_OFFS);
  77. tmp &= ~FSL_SRDSCR1_PLLBW;
  78. out_be32(regs + FSL_SRDSCR1_OFFS, tmp);
  79. /* Configure SRDSCR2 */
  80. tmp = in_be32(regs + FSL_SRDSCR2_OFFS);
  81. tmp &= ~FSL_SRDSCR2_SEIC_MASK;
  82. tmp |= FSL_SRDSCR2_SEIC_SATA;
  83. out_be32(regs + FSL_SRDSCR2_OFFS, tmp);
  84. /* Configure SRDSCR3 */
  85. tmp = FSL_SRDSCR3_KFR_SATA | FSL_SRDSCR3_KPH_SATA |
  86. FSL_SRDSCR3_SDFM_SATA_PEX |
  87. FSL_SRDSCR3_SDTXL_SATA;
  88. out_be32(regs + FSL_SRDSCR3_OFFS, tmp);
  89. /* Configure SRDSCR4 */
  90. tmp = rfcks | FSL_SRDSCR4_PROT_SATA;
  91. out_be32(regs + FSL_SRDSCR4_OFFS, tmp);
  92. break;
  93. case FSL_SERDES_PROTO_PEX:
  94. case FSL_SERDES_PROTO_PEX_X2:
  95. /* Configure SRDSCR1 */
  96. tmp = in_be32(regs + FSL_SRDSCR1_OFFS);
  97. tmp |= FSL_SRDSCR1_PLLBW;
  98. out_be32(regs + FSL_SRDSCR1_OFFS, tmp);
  99. /* Configure SRDSCR2 */
  100. tmp = in_be32(regs + FSL_SRDSCR2_OFFS);
  101. tmp &= ~FSL_SRDSCR2_SEIC_MASK;
  102. tmp |= FSL_SRDSCR2_SEIC_PEX;
  103. out_be32(regs + FSL_SRDSCR2_OFFS, tmp);
  104. /* Configure SRDSCR3 */
  105. tmp = FSL_SRDSCR3_SDFM_SATA_PEX;
  106. out_be32(regs + FSL_SRDSCR3_OFFS, tmp);
  107. /* Configure SRDSCR4 */
  108. tmp = rfcks | FSL_SRDSCR4_PROT_PEX;
  109. if (proto == FSL_SERDES_PROTO_PEX_X2)
  110. tmp |= FSL_SRDSCR4_PLANE_X2;
  111. out_be32(regs + FSL_SRDSCR4_OFFS, tmp);
  112. break;
  113. case FSL_SERDES_PROTO_SGMII:
  114. /* Configure SRDSCR1 */
  115. tmp = in_be32(regs + FSL_SRDSCR1_OFFS);
  116. tmp &= ~FSL_SRDSCR1_PLLBW;
  117. out_be32(regs + FSL_SRDSCR1_OFFS, tmp);
  118. /* Configure SRDSCR2 */
  119. tmp = in_be32(regs + FSL_SRDSCR2_OFFS);
  120. tmp &= ~FSL_SRDSCR2_SEIC_MASK;
  121. tmp |= FSL_SRDSCR2_SEIC_SGMII;
  122. out_be32(regs + FSL_SRDSCR2_OFFS, tmp);
  123. /* Configure SRDSCR3 */
  124. out_be32(regs + FSL_SRDSCR3_OFFS, 0);
  125. /* Configure SRDSCR4 */
  126. tmp = rfcks | FSL_SRDSCR4_PROT_SGMII;
  127. out_be32(regs + FSL_SRDSCR4_OFFS, tmp);
  128. break;
  129. default:
  130. return;
  131. }
  132. /* Do a software reset */
  133. tmp = in_be32(regs + FSL_SRDSRSTCTL_OFFS);
  134. tmp |= FSL_SRDSRSTCTL_RST;
  135. out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp);
  136. }