interrupts.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * (C) Copyright 2002
  3. * Lineo, Inc. <www.lineo.com>
  4. * Bernhard Kuhn <bkuhn@lineo.com>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Marius Groeger <mgroeger@sysgo.de>
  9. *
  10. * (C) Copyright 2002
  11. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  12. * Alex Zuepke <azu@sysgo.de>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. /*#include <asm/io.h>*/
  34. #include <asm/arch/hardware.h>
  35. /*#include <asm/proc/ptrace.h>*/
  36. /* the number of clocks per CONFIG_SYS_HZ */
  37. #define TIMER_LOAD_VAL (CONFIG_SYS_HZ_CLOCK/CONFIG_SYS_HZ)
  38. /* macro to read the 16 bit timer */
  39. #define READ_TIMER (tmr->TC_CV & 0x0000ffff)
  40. AT91PS_TC tmr;
  41. static ulong timestamp;
  42. static ulong lastinc;
  43. void board_reset(void) __attribute__((__weak__));
  44. int interrupt_init (void)
  45. {
  46. tmr = AT91C_BASE_TC0;
  47. /* enables TC1.0 clock */
  48. *AT91C_PMC_PCER = 1 << AT91C_ID_TC0; /* enable clock */
  49. *AT91C_TCB0_BCR = 0;
  50. *AT91C_TCB0_BMR = AT91C_TCB_TC0XC0S_NONE | AT91C_TCB_TC1XC1S_NONE | AT91C_TCB_TC2XC2S_NONE;
  51. tmr->TC_CCR = AT91C_TC_CLKDIS;
  52. #define AT91C_TC_CMR_CPCTRG (1 << 14)
  53. /* set to MCLK/2 and restart the timer when the vlaue in TC_RC is reached */
  54. tmr->TC_CMR = AT91C_TC_TIMER_DIV1_CLOCK | AT91C_TC_CMR_CPCTRG;
  55. tmr->TC_IDR = ~0ul;
  56. tmr->TC_RC = TIMER_LOAD_VAL;
  57. lastinc = 0;
  58. tmr->TC_CCR = AT91C_TC_SWTRG | AT91C_TC_CLKEN;
  59. timestamp = 0;
  60. return (0);
  61. }
  62. /*
  63. * timer without interrupts
  64. */
  65. void reset_timer (void)
  66. {
  67. reset_timer_masked ();
  68. }
  69. ulong get_timer (ulong base)
  70. {
  71. return get_timer_masked () - base;
  72. }
  73. void set_timer (ulong t)
  74. {
  75. timestamp = t;
  76. }
  77. void udelay (unsigned long usec)
  78. {
  79. udelay_masked(usec);
  80. }
  81. void reset_timer_masked (void)
  82. {
  83. /* reset time */
  84. lastinc = READ_TIMER;
  85. timestamp = 0;
  86. }
  87. ulong get_timer_raw (void)
  88. {
  89. ulong now = READ_TIMER;
  90. if (now >= lastinc) {
  91. /* normal mode */
  92. timestamp += now - lastinc;
  93. } else {
  94. /* we have an overflow ... */
  95. timestamp += now + TIMER_LOAD_VAL - lastinc;
  96. }
  97. lastinc = now;
  98. return timestamp;
  99. }
  100. ulong get_timer_masked (void)
  101. {
  102. return get_timer_raw()/TIMER_LOAD_VAL;
  103. }
  104. void udelay_masked (unsigned long usec)
  105. {
  106. ulong tmo;
  107. ulong endtime;
  108. signed long diff;
  109. tmo = CONFIG_SYS_HZ_CLOCK / 1000;
  110. tmo *= usec;
  111. tmo /= 1000;
  112. endtime = get_timer_raw () + tmo;
  113. do {
  114. ulong now = get_timer_raw ();
  115. diff = endtime - now;
  116. } while (diff >= 0);
  117. }
  118. /*
  119. * This function is derived from PowerPC code (read timebase as long long).
  120. * On ARM it just returns the timer value.
  121. */
  122. unsigned long long get_ticks(void)
  123. {
  124. return get_timer(0);
  125. }
  126. /*
  127. * This function is derived from PowerPC code (timebase clock frequency).
  128. * On ARM it returns the number of timer ticks per second.
  129. */
  130. ulong get_tbclk (void)
  131. {
  132. ulong tbclk;
  133. tbclk = CONFIG_SYS_HZ;
  134. return tbclk;
  135. }
  136. /*
  137. * Reset the cpu by setting up the watchdog timer and let him time out
  138. * or toggle a GPIO pin on the AT91RM9200DK board
  139. */
  140. void reset_cpu (ulong ignored)
  141. {
  142. #if defined(CONFIG_AT91RM9200_USART)
  143. /*shutdown the console to avoid strange chars during reset */
  144. serial_exit();
  145. #endif
  146. if (board_reset)
  147. board_reset();
  148. /* this is the way Linux does it */
  149. /* FIXME:
  150. * These defines should be moved into
  151. * include/asm-arm/arch-at91rm9200/AT91RM9200.h
  152. * as soon as the whitespace fix gets applied.
  153. */
  154. #define AT91C_ST_RSTEN (0x1 << 16)
  155. #define AT91C_ST_EXTEN (0x1 << 17)
  156. #define AT91C_ST_WDRST (0x1 << 0)
  157. #define ST_WDMR *((unsigned long *)0xfffffd08) /* watchdog mode register */
  158. #define ST_CR *((unsigned long *)0xfffffd00) /* system clock control register */
  159. ST_WDMR = AT91C_ST_RSTEN | AT91C_ST_EXTEN | 1 ;
  160. ST_CR = AT91C_ST_WDRST;
  161. while (1);
  162. /* Never reached */
  163. }