cpu.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * CPU specific code
  30. */
  31. #include <common.h>
  32. #include <command.h>
  33. #include <asm/arch/pxa-regs.h>
  34. int cpu_init (void)
  35. {
  36. /*
  37. * setup up stack if necessary
  38. */
  39. /*
  40. FIXME: the stack is _below_ the uboot code!!
  41. #ifdef CONFIG_USE_IRQ
  42. IRQ_STACK_START = _armboot_end +
  43. CONFIG_STACKSIZE + CONFIG_STACKSIZE_IRQ - 4;
  44. FIQ_STACK_START = IRQ_STACK_START + CONFIG_STACKSIZE_FIQ;
  45. _armboot_real_end = FIQ_STACK_START + 4;
  46. #else
  47. _armboot_real_end = _armboot_end + CONFIG_STACKSIZE;
  48. #endif
  49. */
  50. return (0);
  51. }
  52. int cleanup_before_linux (void)
  53. {
  54. /*
  55. * this function is called just before we call linux
  56. * it prepares the processor for linux
  57. *
  58. * just disable everything that can disturb booting linux
  59. */
  60. unsigned long i;
  61. disable_interrupts ();
  62. /* turn off I-cache */
  63. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  64. i &= ~0x1000;
  65. asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
  66. /* flush I-cache */
  67. asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (i));
  68. return (0);
  69. }
  70. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  71. {
  72. extern void reset_cpu (ulong addr);
  73. printf ("resetting ...\n");
  74. udelay (50000); /* wait 50 ms */
  75. disable_interrupts ();
  76. reset_cpu (0);
  77. /*NOTREACHED*/
  78. return (0);
  79. }
  80. /* taken from blob */
  81. void icache_enable (void)
  82. {
  83. register u32 i;
  84. /* read control register */
  85. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  86. /* set i-cache */
  87. i |= 0x1000;
  88. /* write back to control register */
  89. asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
  90. }
  91. void icache_disable (void)
  92. {
  93. register u32 i;
  94. /* read control register */
  95. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  96. /* clear i-cache */
  97. i &= ~0x1000;
  98. /* write back to control register */
  99. asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
  100. /* flush i-cache */
  101. asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (i));
  102. }
  103. int icache_status (void)
  104. {
  105. register u32 i;
  106. /* read control register */
  107. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  108. /* return bit */
  109. return (i & 0x1000);
  110. }
  111. /* we will never enable dcache, because we have to setup MMU first */
  112. void dcache_enable (void)
  113. {
  114. return;
  115. }
  116. void dcache_disable (void)
  117. {
  118. return;
  119. }
  120. int dcache_status (void)
  121. {
  122. return 0; /* always off */
  123. }
  124. void set_GPIO_mode(int gpio_mode)
  125. {
  126. int gpio = gpio_mode & GPIO_MD_MASK_NR;
  127. int fn = (gpio_mode & GPIO_MD_MASK_FN) >> 8;
  128. int gafr;
  129. if (gpio_mode & GPIO_MD_MASK_DIR)
  130. {
  131. GPDR(gpio) |= GPIO_bit(gpio);
  132. }
  133. else
  134. {
  135. GPDR(gpio) &= ~GPIO_bit(gpio);
  136. }
  137. gafr = GAFR(gpio) & ~(0x3 << (((gpio) & 0xf)*2));
  138. GAFR(gpio) = gafr | (fn << (((gpio) & 0xf)*2));
  139. }