ehci-hcd.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930
  1. /*-
  2. * Copyright (c) 2007-2008, Juniper Networks, Inc.
  3. * Copyright (c) 2008, Excito Elektronik i Skåne AB
  4. * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it>
  5. *
  6. * All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation version 2 of
  11. * the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/byteorder.h>
  25. #include <usb.h>
  26. #include <asm/io.h>
  27. #include <malloc.h>
  28. #include <watchdog.h>
  29. #ifdef CONFIG_USB_KEYBOARD
  30. #include <stdio_dev.h>
  31. extern unsigned char new[];
  32. #endif
  33. #include "ehci.h"
  34. int rootdev;
  35. struct ehci_hccr *hccr; /* R/O registers, not need for volatile */
  36. volatile struct ehci_hcor *hcor;
  37. static uint16_t portreset;
  38. static struct QH qh_list __attribute__((aligned(32)));
  39. static struct descriptor {
  40. struct usb_hub_descriptor hub;
  41. struct usb_device_descriptor device;
  42. struct usb_linux_config_descriptor config;
  43. struct usb_linux_interface_descriptor interface;
  44. struct usb_endpoint_descriptor endpoint;
  45. } __attribute__ ((packed)) descriptor = {
  46. {
  47. 0x8, /* bDescLength */
  48. 0x29, /* bDescriptorType: hub descriptor */
  49. 2, /* bNrPorts -- runtime modified */
  50. 0, /* wHubCharacteristics */
  51. 10, /* bPwrOn2PwrGood */
  52. 0, /* bHubCntrCurrent */
  53. {}, /* Device removable */
  54. {} /* at most 7 ports! XXX */
  55. },
  56. {
  57. 0x12, /* bLength */
  58. 1, /* bDescriptorType: UDESC_DEVICE */
  59. cpu_to_le16(0x0200), /* bcdUSB: v2.0 */
  60. 9, /* bDeviceClass: UDCLASS_HUB */
  61. 0, /* bDeviceSubClass: UDSUBCLASS_HUB */
  62. 1, /* bDeviceProtocol: UDPROTO_HSHUBSTT */
  63. 64, /* bMaxPacketSize: 64 bytes */
  64. 0x0000, /* idVendor */
  65. 0x0000, /* idProduct */
  66. cpu_to_le16(0x0100), /* bcdDevice */
  67. 1, /* iManufacturer */
  68. 2, /* iProduct */
  69. 0, /* iSerialNumber */
  70. 1 /* bNumConfigurations: 1 */
  71. },
  72. {
  73. 0x9,
  74. 2, /* bDescriptorType: UDESC_CONFIG */
  75. cpu_to_le16(0x19),
  76. 1, /* bNumInterface */
  77. 1, /* bConfigurationValue */
  78. 0, /* iConfiguration */
  79. 0x40, /* bmAttributes: UC_SELF_POWER */
  80. 0 /* bMaxPower */
  81. },
  82. {
  83. 0x9, /* bLength */
  84. 4, /* bDescriptorType: UDESC_INTERFACE */
  85. 0, /* bInterfaceNumber */
  86. 0, /* bAlternateSetting */
  87. 1, /* bNumEndpoints */
  88. 9, /* bInterfaceClass: UICLASS_HUB */
  89. 0, /* bInterfaceSubClass: UISUBCLASS_HUB */
  90. 0, /* bInterfaceProtocol: UIPROTO_HSHUBSTT */
  91. 0 /* iInterface */
  92. },
  93. {
  94. 0x7, /* bLength */
  95. 5, /* bDescriptorType: UDESC_ENDPOINT */
  96. 0x81, /* bEndpointAddress:
  97. * UE_DIR_IN | EHCI_INTR_ENDPT
  98. */
  99. 3, /* bmAttributes: UE_INTERRUPT */
  100. 8, /* wMaxPacketSize */
  101. 255 /* bInterval */
  102. },
  103. };
  104. #if defined(CONFIG_EHCI_IS_TDI)
  105. #define ehci_is_TDI() (1)
  106. #else
  107. #define ehci_is_TDI() (0)
  108. #endif
  109. #if defined(CONFIG_EHCI_DCACHE)
  110. /*
  111. * Routines to handle (flush/invalidate) the dcache for the QH and qTD
  112. * structures and data buffers. This is needed on platforms using this
  113. * EHCI support with dcache enabled.
  114. */
  115. static void flush_invalidate(u32 addr, int size, int flush)
  116. {
  117. if (flush)
  118. flush_dcache_range(addr, addr + size);
  119. else
  120. invalidate_dcache_range(addr, addr + size);
  121. }
  122. static void cache_qtd(struct qTD *qtd, int flush)
  123. {
  124. u32 *ptr = (u32 *)qtd->qt_buffer[0];
  125. int len = (qtd->qt_token & 0x7fff0000) >> 16;
  126. flush_invalidate((u32)qtd, sizeof(struct qTD), flush);
  127. if (ptr && len)
  128. flush_invalidate((u32)ptr, len, flush);
  129. }
  130. static inline struct QH *qh_addr(struct QH *qh)
  131. {
  132. return (struct QH *)((u32)qh & 0xffffffe0);
  133. }
  134. static void cache_qh(struct QH *qh, int flush)
  135. {
  136. struct qTD *qtd;
  137. struct qTD *next;
  138. static struct qTD *first_qtd;
  139. /*
  140. * Walk the QH list and flush/invalidate all entries
  141. */
  142. while (1) {
  143. flush_invalidate((u32)qh_addr(qh), sizeof(struct QH), flush);
  144. if ((u32)qh & QH_LINK_TYPE_QH)
  145. break;
  146. qh = qh_addr(qh);
  147. qh = (struct QH *)qh->qh_link;
  148. }
  149. qh = qh_addr(qh);
  150. /*
  151. * Save first qTD pointer, needed for invalidating pass on this QH
  152. */
  153. if (flush)
  154. first_qtd = qtd = (struct qTD *)(*(u32 *)&qh->qh_overlay &
  155. 0xffffffe0);
  156. else
  157. qtd = first_qtd;
  158. /*
  159. * Walk the qTD list and flush/invalidate all entries
  160. */
  161. while (1) {
  162. if (qtd == NULL)
  163. break;
  164. cache_qtd(qtd, flush);
  165. next = (struct qTD *)((u32)qtd->qt_next & 0xffffffe0);
  166. if (next == qtd)
  167. break;
  168. qtd = next;
  169. }
  170. }
  171. static inline void ehci_flush_dcache(struct QH *qh)
  172. {
  173. cache_qh(qh, 1);
  174. }
  175. static inline void ehci_invalidate_dcache(struct QH *qh)
  176. {
  177. cache_qh(qh, 0);
  178. }
  179. #else /* CONFIG_EHCI_DCACHE */
  180. /*
  181. *
  182. */
  183. static inline void ehci_flush_dcache(struct QH *qh)
  184. {
  185. }
  186. static inline void ehci_invalidate_dcache(struct QH *qh)
  187. {
  188. }
  189. #endif /* CONFIG_EHCI_DCACHE */
  190. static int handshake(uint32_t *ptr, uint32_t mask, uint32_t done, int usec)
  191. {
  192. uint32_t result;
  193. do {
  194. result = ehci_readl(ptr);
  195. udelay(5);
  196. if (result == ~(uint32_t)0)
  197. return -1;
  198. result &= mask;
  199. if (result == done)
  200. return 0;
  201. usec--;
  202. } while (usec > 0);
  203. return -1;
  204. }
  205. static void ehci_free(void *p, size_t sz)
  206. {
  207. }
  208. static int ehci_reset(void)
  209. {
  210. uint32_t cmd;
  211. uint32_t tmp;
  212. uint32_t *reg_ptr;
  213. int ret = 0;
  214. cmd = ehci_readl(&hcor->or_usbcmd);
  215. cmd = (cmd & ~CMD_RUN) | CMD_RESET;
  216. ehci_writel(&hcor->or_usbcmd, cmd);
  217. ret = handshake((uint32_t *)&hcor->or_usbcmd, CMD_RESET, 0, 250 * 1000);
  218. if (ret < 0) {
  219. printf("EHCI fail to reset\n");
  220. goto out;
  221. }
  222. if (ehci_is_TDI()) {
  223. reg_ptr = (uint32_t *)((u8 *)hcor + USBMODE);
  224. tmp = ehci_readl(reg_ptr);
  225. tmp |= USBMODE_CM_HC;
  226. #if defined(CONFIG_EHCI_MMIO_BIG_ENDIAN)
  227. tmp |= USBMODE_BE;
  228. #endif
  229. ehci_writel(reg_ptr, tmp);
  230. }
  231. out:
  232. return ret;
  233. }
  234. static void *ehci_alloc(size_t sz, size_t align)
  235. {
  236. static struct QH qh __attribute__((aligned(32)));
  237. static struct qTD td[3] __attribute__((aligned (32)));
  238. static int ntds;
  239. void *p;
  240. switch (sz) {
  241. case sizeof(struct QH):
  242. p = &qh;
  243. ntds = 0;
  244. break;
  245. case sizeof(struct qTD):
  246. if (ntds == 3) {
  247. debug("out of TDs\n");
  248. return NULL;
  249. }
  250. p = &td[ntds];
  251. ntds++;
  252. break;
  253. default:
  254. debug("unknown allocation size\n");
  255. return NULL;
  256. }
  257. memset(p, 0, sz);
  258. return p;
  259. }
  260. static int ehci_td_buffer(struct qTD *td, void *buf, size_t sz)
  261. {
  262. uint32_t addr, delta, next;
  263. int idx;
  264. addr = (uint32_t) buf;
  265. idx = 0;
  266. while (idx < 5) {
  267. td->qt_buffer[idx] = cpu_to_hc32(addr);
  268. td->qt_buffer_hi[idx] = 0;
  269. next = (addr + 4096) & ~4095;
  270. delta = next - addr;
  271. if (delta >= sz)
  272. break;
  273. sz -= delta;
  274. addr = next;
  275. idx++;
  276. }
  277. if (idx == 5) {
  278. debug("out of buffer pointers (%u bytes left)\n", sz);
  279. return -1;
  280. }
  281. return 0;
  282. }
  283. static int
  284. ehci_submit_async(struct usb_device *dev, unsigned long pipe, void *buffer,
  285. int length, struct devrequest *req)
  286. {
  287. struct QH *qh;
  288. struct qTD *td;
  289. volatile struct qTD *vtd;
  290. unsigned long ts;
  291. uint32_t *tdp;
  292. uint32_t endpt, token, usbsts;
  293. uint32_t c, toggle;
  294. uint32_t cmd;
  295. int timeout;
  296. int ret = 0;
  297. debug("dev=%p, pipe=%lx, buffer=%p, length=%d, req=%p\n", dev, pipe,
  298. buffer, length, req);
  299. if (req != NULL)
  300. debug("req=%u (%#x), type=%u (%#x), value=%u (%#x), index=%u\n",
  301. req->request, req->request,
  302. req->requesttype, req->requesttype,
  303. le16_to_cpu(req->value), le16_to_cpu(req->value),
  304. le16_to_cpu(req->index));
  305. qh = ehci_alloc(sizeof(struct QH), 32);
  306. if (qh == NULL) {
  307. debug("unable to allocate QH\n");
  308. return -1;
  309. }
  310. qh->qh_link = cpu_to_hc32((uint32_t)&qh_list | QH_LINK_TYPE_QH);
  311. c = (usb_pipespeed(pipe) != USB_SPEED_HIGH &&
  312. usb_pipeendpoint(pipe) == 0) ? 1 : 0;
  313. endpt = (8 << 28) |
  314. (c << 27) |
  315. (usb_maxpacket(dev, pipe) << 16) |
  316. (0 << 15) |
  317. (1 << 14) |
  318. (usb_pipespeed(pipe) << 12) |
  319. (usb_pipeendpoint(pipe) << 8) |
  320. (0 << 7) | (usb_pipedevice(pipe) << 0);
  321. qh->qh_endpt1 = cpu_to_hc32(endpt);
  322. endpt = (1 << 30) |
  323. (dev->portnr << 23) |
  324. (dev->parent->devnum << 16) | (0 << 8) | (0 << 0);
  325. qh->qh_endpt2 = cpu_to_hc32(endpt);
  326. qh->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  327. td = NULL;
  328. tdp = &qh->qh_overlay.qt_next;
  329. toggle =
  330. usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe));
  331. if (req != NULL) {
  332. td = ehci_alloc(sizeof(struct qTD), 32);
  333. if (td == NULL) {
  334. debug("unable to allocate SETUP td\n");
  335. goto fail;
  336. }
  337. td->qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  338. td->qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  339. token = (0 << 31) |
  340. (sizeof(*req) << 16) |
  341. (0 << 15) | (0 << 12) | (3 << 10) | (2 << 8) | (0x80 << 0);
  342. td->qt_token = cpu_to_hc32(token);
  343. if (ehci_td_buffer(td, req, sizeof(*req)) != 0) {
  344. debug("unable construct SETUP td\n");
  345. ehci_free(td, sizeof(*td));
  346. goto fail;
  347. }
  348. *tdp = cpu_to_hc32((uint32_t) td);
  349. tdp = &td->qt_next;
  350. toggle = 1;
  351. }
  352. if (length > 0 || req == NULL) {
  353. td = ehci_alloc(sizeof(struct qTD), 32);
  354. if (td == NULL) {
  355. debug("unable to allocate DATA td\n");
  356. goto fail;
  357. }
  358. td->qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  359. td->qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  360. token = (toggle << 31) |
  361. (length << 16) |
  362. ((req == NULL ? 1 : 0) << 15) |
  363. (0 << 12) |
  364. (3 << 10) |
  365. ((usb_pipein(pipe) ? 1 : 0) << 8) | (0x80 << 0);
  366. td->qt_token = cpu_to_hc32(token);
  367. if (ehci_td_buffer(td, buffer, length) != 0) {
  368. debug("unable construct DATA td\n");
  369. ehci_free(td, sizeof(*td));
  370. goto fail;
  371. }
  372. *tdp = cpu_to_hc32((uint32_t) td);
  373. tdp = &td->qt_next;
  374. }
  375. if (req != NULL) {
  376. td = ehci_alloc(sizeof(struct qTD), 32);
  377. if (td == NULL) {
  378. debug("unable to allocate ACK td\n");
  379. goto fail;
  380. }
  381. td->qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  382. td->qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  383. token = (toggle << 31) |
  384. (0 << 16) |
  385. (1 << 15) |
  386. (0 << 12) |
  387. (3 << 10) |
  388. ((usb_pipein(pipe) ? 0 : 1) << 8) | (0x80 << 0);
  389. td->qt_token = cpu_to_hc32(token);
  390. *tdp = cpu_to_hc32((uint32_t) td);
  391. tdp = &td->qt_next;
  392. }
  393. qh_list.qh_link = cpu_to_hc32((uint32_t) qh | QH_LINK_TYPE_QH);
  394. /* Flush dcache */
  395. ehci_flush_dcache(&qh_list);
  396. usbsts = ehci_readl(&hcor->or_usbsts);
  397. ehci_writel(&hcor->or_usbsts, (usbsts & 0x3f));
  398. /* Enable async. schedule. */
  399. cmd = ehci_readl(&hcor->or_usbcmd);
  400. cmd |= CMD_ASE;
  401. ehci_writel(&hcor->or_usbcmd, cmd);
  402. ret = handshake((uint32_t *)&hcor->or_usbsts, STD_ASS, STD_ASS,
  403. 100 * 1000);
  404. if (ret < 0) {
  405. printf("EHCI fail timeout STD_ASS set\n");
  406. goto fail;
  407. }
  408. /* Wait for TDs to be processed. */
  409. ts = get_timer(0);
  410. vtd = td;
  411. timeout = USB_TIMEOUT_MS(pipe);
  412. do {
  413. /* Invalidate dcache */
  414. ehci_invalidate_dcache(&qh_list);
  415. token = hc32_to_cpu(vtd->qt_token);
  416. if (!(token & 0x80))
  417. break;
  418. WATCHDOG_RESET();
  419. } while (get_timer(ts) < timeout);
  420. /* Check that the TD processing happened */
  421. if (token & 0x80) {
  422. printf("EHCI timed out on TD - token=%#x\n", token);
  423. }
  424. /* Disable async schedule. */
  425. cmd = ehci_readl(&hcor->or_usbcmd);
  426. cmd &= ~CMD_ASE;
  427. ehci_writel(&hcor->or_usbcmd, cmd);
  428. ret = handshake((uint32_t *)&hcor->or_usbsts, STD_ASS, 0,
  429. 100 * 1000);
  430. if (ret < 0) {
  431. printf("EHCI fail timeout STD_ASS reset\n");
  432. goto fail;
  433. }
  434. qh_list.qh_link = cpu_to_hc32((uint32_t)&qh_list | QH_LINK_TYPE_QH);
  435. token = hc32_to_cpu(qh->qh_overlay.qt_token);
  436. if (!(token & 0x80)) {
  437. debug("TOKEN=%#x\n", token);
  438. switch (token & 0xfc) {
  439. case 0:
  440. toggle = token >> 31;
  441. usb_settoggle(dev, usb_pipeendpoint(pipe),
  442. usb_pipeout(pipe), toggle);
  443. dev->status = 0;
  444. break;
  445. case 0x40:
  446. dev->status = USB_ST_STALLED;
  447. break;
  448. case 0xa0:
  449. case 0x20:
  450. dev->status = USB_ST_BUF_ERR;
  451. break;
  452. case 0x50:
  453. case 0x10:
  454. dev->status = USB_ST_BABBLE_DET;
  455. break;
  456. default:
  457. dev->status = USB_ST_CRC_ERR;
  458. if ((token & 0x40) == 0x40)
  459. dev->status |= USB_ST_STALLED;
  460. break;
  461. }
  462. dev->act_len = length - ((token >> 16) & 0x7fff);
  463. } else {
  464. dev->act_len = 0;
  465. debug("dev=%u, usbsts=%#x, p[1]=%#x, p[2]=%#x\n",
  466. dev->devnum, ehci_readl(&hcor->or_usbsts),
  467. ehci_readl(&hcor->or_portsc[0]),
  468. ehci_readl(&hcor->or_portsc[1]));
  469. }
  470. return (dev->status != USB_ST_NOT_PROC) ? 0 : -1;
  471. fail:
  472. td = (void *)hc32_to_cpu(qh->qh_overlay.qt_next);
  473. while (td != (void *)QT_NEXT_TERMINATE) {
  474. qh->qh_overlay.qt_next = td->qt_next;
  475. ehci_free(td, sizeof(*td));
  476. td = (void *)hc32_to_cpu(qh->qh_overlay.qt_next);
  477. }
  478. ehci_free(qh, sizeof(*qh));
  479. return -1;
  480. }
  481. static inline int min3(int a, int b, int c)
  482. {
  483. if (b < a)
  484. a = b;
  485. if (c < a)
  486. a = c;
  487. return a;
  488. }
  489. int
  490. ehci_submit_root(struct usb_device *dev, unsigned long pipe, void *buffer,
  491. int length, struct devrequest *req)
  492. {
  493. uint8_t tmpbuf[4];
  494. u16 typeReq;
  495. void *srcptr = NULL;
  496. int len, srclen;
  497. uint32_t reg;
  498. uint32_t *status_reg;
  499. if (le16_to_cpu(req->index) > CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS) {
  500. printf("The request port(%d) is not configured\n",
  501. le16_to_cpu(req->index) - 1);
  502. return -1;
  503. }
  504. status_reg = (uint32_t *)&hcor->or_portsc[
  505. le16_to_cpu(req->index) - 1];
  506. srclen = 0;
  507. debug("req=%u (%#x), type=%u (%#x), value=%u, index=%u\n",
  508. req->request, req->request,
  509. req->requesttype, req->requesttype,
  510. le16_to_cpu(req->value), le16_to_cpu(req->index));
  511. typeReq = req->request | req->requesttype << 8;
  512. switch (typeReq) {
  513. case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
  514. switch (le16_to_cpu(req->value) >> 8) {
  515. case USB_DT_DEVICE:
  516. debug("USB_DT_DEVICE request\n");
  517. srcptr = &descriptor.device;
  518. srclen = 0x12;
  519. break;
  520. case USB_DT_CONFIG:
  521. debug("USB_DT_CONFIG config\n");
  522. srcptr = &descriptor.config;
  523. srclen = 0x19;
  524. break;
  525. case USB_DT_STRING:
  526. debug("USB_DT_STRING config\n");
  527. switch (le16_to_cpu(req->value) & 0xff) {
  528. case 0: /* Language */
  529. srcptr = "\4\3\1\0";
  530. srclen = 4;
  531. break;
  532. case 1: /* Vendor */
  533. srcptr = "\16\3u\0-\0b\0o\0o\0t\0";
  534. srclen = 14;
  535. break;
  536. case 2: /* Product */
  537. srcptr = "\52\3E\0H\0C\0I\0 "
  538. "\0H\0o\0s\0t\0 "
  539. "\0C\0o\0n\0t\0r\0o\0l\0l\0e\0r\0";
  540. srclen = 42;
  541. break;
  542. default:
  543. debug("unknown value DT_STRING %x\n",
  544. le16_to_cpu(req->value));
  545. goto unknown;
  546. }
  547. break;
  548. default:
  549. debug("unknown value %x\n", le16_to_cpu(req->value));
  550. goto unknown;
  551. }
  552. break;
  553. case USB_REQ_GET_DESCRIPTOR | ((USB_DIR_IN | USB_RT_HUB) << 8):
  554. switch (le16_to_cpu(req->value) >> 8) {
  555. case USB_DT_HUB:
  556. debug("USB_DT_HUB config\n");
  557. srcptr = &descriptor.hub;
  558. srclen = 0x8;
  559. break;
  560. default:
  561. debug("unknown value %x\n", le16_to_cpu(req->value));
  562. goto unknown;
  563. }
  564. break;
  565. case USB_REQ_SET_ADDRESS | (USB_RECIP_DEVICE << 8):
  566. debug("USB_REQ_SET_ADDRESS\n");
  567. rootdev = le16_to_cpu(req->value);
  568. break;
  569. case DeviceOutRequest | USB_REQ_SET_CONFIGURATION:
  570. debug("USB_REQ_SET_CONFIGURATION\n");
  571. /* Nothing to do */
  572. break;
  573. case USB_REQ_GET_STATUS | ((USB_DIR_IN | USB_RT_HUB) << 8):
  574. tmpbuf[0] = 1; /* USB_STATUS_SELFPOWERED */
  575. tmpbuf[1] = 0;
  576. srcptr = tmpbuf;
  577. srclen = 2;
  578. break;
  579. case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
  580. memset(tmpbuf, 0, 4);
  581. reg = ehci_readl(status_reg);
  582. if (reg & EHCI_PS_CS)
  583. tmpbuf[0] |= USB_PORT_STAT_CONNECTION;
  584. if (reg & EHCI_PS_PE)
  585. tmpbuf[0] |= USB_PORT_STAT_ENABLE;
  586. if (reg & EHCI_PS_SUSP)
  587. tmpbuf[0] |= USB_PORT_STAT_SUSPEND;
  588. if (reg & EHCI_PS_OCA)
  589. tmpbuf[0] |= USB_PORT_STAT_OVERCURRENT;
  590. if (reg & EHCI_PS_PR)
  591. tmpbuf[0] |= USB_PORT_STAT_RESET;
  592. if (reg & EHCI_PS_PP)
  593. tmpbuf[1] |= USB_PORT_STAT_POWER >> 8;
  594. if (ehci_is_TDI()) {
  595. switch ((reg >> 26) & 3) {
  596. case 0:
  597. break;
  598. case 1:
  599. tmpbuf[1] |= USB_PORT_STAT_LOW_SPEED >> 8;
  600. break;
  601. case 2:
  602. default:
  603. tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
  604. break;
  605. }
  606. } else {
  607. tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
  608. }
  609. if (reg & EHCI_PS_CSC)
  610. tmpbuf[2] |= USB_PORT_STAT_C_CONNECTION;
  611. if (reg & EHCI_PS_PEC)
  612. tmpbuf[2] |= USB_PORT_STAT_C_ENABLE;
  613. if (reg & EHCI_PS_OCC)
  614. tmpbuf[2] |= USB_PORT_STAT_C_OVERCURRENT;
  615. if (portreset & (1 << le16_to_cpu(req->index)))
  616. tmpbuf[2] |= USB_PORT_STAT_C_RESET;
  617. srcptr = tmpbuf;
  618. srclen = 4;
  619. break;
  620. case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
  621. reg = ehci_readl(status_reg);
  622. reg &= ~EHCI_PS_CLEAR;
  623. switch (le16_to_cpu(req->value)) {
  624. case USB_PORT_FEAT_ENABLE:
  625. reg |= EHCI_PS_PE;
  626. ehci_writel(status_reg, reg);
  627. break;
  628. case USB_PORT_FEAT_POWER:
  629. if (HCS_PPC(ehci_readl(&hccr->cr_hcsparams))) {
  630. reg |= EHCI_PS_PP;
  631. ehci_writel(status_reg, reg);
  632. }
  633. break;
  634. case USB_PORT_FEAT_RESET:
  635. if ((reg & (EHCI_PS_PE | EHCI_PS_CS)) == EHCI_PS_CS &&
  636. !ehci_is_TDI() &&
  637. EHCI_PS_IS_LOWSPEED(reg)) {
  638. /* Low speed device, give up ownership. */
  639. debug("port %d low speed --> companion\n",
  640. req->index - 1);
  641. reg |= EHCI_PS_PO;
  642. ehci_writel(status_reg, reg);
  643. break;
  644. } else {
  645. int ret;
  646. reg |= EHCI_PS_PR;
  647. reg &= ~EHCI_PS_PE;
  648. ehci_writel(status_reg, reg);
  649. /*
  650. * caller must wait, then call GetPortStatus
  651. * usb 2.0 specification say 50 ms resets on
  652. * root
  653. */
  654. wait_ms(50);
  655. /* terminate the reset */
  656. ehci_writel(status_reg, reg & ~EHCI_PS_PR);
  657. /*
  658. * A host controller must terminate the reset
  659. * and stabilize the state of the port within
  660. * 2 milliseconds
  661. */
  662. ret = handshake(status_reg, EHCI_PS_PR, 0,
  663. 2 * 1000);
  664. if (!ret)
  665. portreset |=
  666. 1 << le16_to_cpu(req->index);
  667. else
  668. printf("port(%d) reset error\n",
  669. le16_to_cpu(req->index) - 1);
  670. }
  671. break;
  672. default:
  673. debug("unknown feature %x\n", le16_to_cpu(req->value));
  674. goto unknown;
  675. }
  676. /* unblock posted writes */
  677. (void) ehci_readl(&hcor->or_usbcmd);
  678. break;
  679. case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
  680. reg = ehci_readl(status_reg);
  681. switch (le16_to_cpu(req->value)) {
  682. case USB_PORT_FEAT_ENABLE:
  683. reg &= ~EHCI_PS_PE;
  684. break;
  685. case USB_PORT_FEAT_C_ENABLE:
  686. reg = (reg & ~EHCI_PS_CLEAR) | EHCI_PS_PE;
  687. break;
  688. case USB_PORT_FEAT_POWER:
  689. if (HCS_PPC(ehci_readl(&hccr->cr_hcsparams)))
  690. reg = reg & ~(EHCI_PS_CLEAR | EHCI_PS_PP);
  691. case USB_PORT_FEAT_C_CONNECTION:
  692. reg = (reg & ~EHCI_PS_CLEAR) | EHCI_PS_CSC;
  693. break;
  694. case USB_PORT_FEAT_OVER_CURRENT:
  695. reg = (reg & ~EHCI_PS_CLEAR) | EHCI_PS_OCC;
  696. break;
  697. case USB_PORT_FEAT_C_RESET:
  698. portreset &= ~(1 << le16_to_cpu(req->index));
  699. break;
  700. default:
  701. debug("unknown feature %x\n", le16_to_cpu(req->value));
  702. goto unknown;
  703. }
  704. ehci_writel(status_reg, reg);
  705. /* unblock posted write */
  706. (void) ehci_readl(&hcor->or_usbcmd);
  707. break;
  708. default:
  709. debug("Unknown request\n");
  710. goto unknown;
  711. }
  712. wait_ms(1);
  713. len = min3(srclen, le16_to_cpu(req->length), length);
  714. if (srcptr != NULL && len > 0)
  715. memcpy(buffer, srcptr, len);
  716. else
  717. debug("Len is 0\n");
  718. dev->act_len = len;
  719. dev->status = 0;
  720. return 0;
  721. unknown:
  722. debug("requesttype=%x, request=%x, value=%x, index=%x, length=%x\n",
  723. req->requesttype, req->request, le16_to_cpu(req->value),
  724. le16_to_cpu(req->index), le16_to_cpu(req->length));
  725. dev->act_len = 0;
  726. dev->status = USB_ST_STALLED;
  727. return -1;
  728. }
  729. int usb_lowlevel_stop(void)
  730. {
  731. return ehci_hcd_stop();
  732. }
  733. int usb_lowlevel_init(void)
  734. {
  735. uint32_t reg;
  736. uint32_t cmd;
  737. if (ehci_hcd_init() != 0)
  738. return -1;
  739. /* EHCI spec section 4.1 */
  740. if (ehci_reset() != 0)
  741. return -1;
  742. #if defined(CONFIG_EHCI_HCD_INIT_AFTER_RESET)
  743. if (ehci_hcd_init() != 0)
  744. return -1;
  745. #endif
  746. /* Set head of reclaim list */
  747. memset(&qh_list, 0, sizeof(qh_list));
  748. qh_list.qh_link = cpu_to_hc32((uint32_t)&qh_list | QH_LINK_TYPE_QH);
  749. qh_list.qh_endpt1 = cpu_to_hc32((1 << 15) | (USB_SPEED_HIGH << 12));
  750. qh_list.qh_curtd = cpu_to_hc32(QT_NEXT_TERMINATE);
  751. qh_list.qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  752. qh_list.qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  753. qh_list.qh_overlay.qt_token = cpu_to_hc32(0x40);
  754. /* Set async. queue head pointer. */
  755. ehci_writel(&hcor->or_asynclistaddr, (uint32_t)&qh_list);
  756. reg = ehci_readl(&hccr->cr_hcsparams);
  757. descriptor.hub.bNbrPorts = HCS_N_PORTS(reg);
  758. printf("Register %x NbrPorts %d\n", reg, descriptor.hub.bNbrPorts);
  759. /* Port Indicators */
  760. if (HCS_INDICATOR(reg))
  761. descriptor.hub.wHubCharacteristics |= 0x80;
  762. /* Port Power Control */
  763. if (HCS_PPC(reg))
  764. descriptor.hub.wHubCharacteristics |= 0x01;
  765. /* Start the host controller. */
  766. cmd = ehci_readl(&hcor->or_usbcmd);
  767. /*
  768. * Philips, Intel, and maybe others need CMD_RUN before the
  769. * root hub will detect new devices (why?); NEC doesn't
  770. */
  771. cmd &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
  772. cmd |= CMD_RUN;
  773. ehci_writel(&hcor->or_usbcmd, cmd);
  774. /* take control over the ports */
  775. cmd = ehci_readl(&hcor->or_configflag);
  776. cmd |= FLAG_CF;
  777. ehci_writel(&hcor->or_configflag, cmd);
  778. /* unblock posted write */
  779. cmd = ehci_readl(&hcor->or_usbcmd);
  780. wait_ms(5);
  781. reg = HC_VERSION(ehci_readl(&hccr->cr_capbase));
  782. printf("USB EHCI %x.%02x\n", reg >> 8, reg & 0xff);
  783. rootdev = 0;
  784. return 0;
  785. }
  786. int
  787. submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
  788. int length)
  789. {
  790. if (usb_pipetype(pipe) != PIPE_BULK) {
  791. debug("non-bulk pipe (type=%lu)", usb_pipetype(pipe));
  792. return -1;
  793. }
  794. return ehci_submit_async(dev, pipe, buffer, length, NULL);
  795. }
  796. int
  797. submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
  798. int length, struct devrequest *setup)
  799. {
  800. if (usb_pipetype(pipe) != PIPE_CONTROL) {
  801. debug("non-control pipe (type=%lu)", usb_pipetype(pipe));
  802. return -1;
  803. }
  804. if (usb_pipedevice(pipe) == rootdev) {
  805. if (rootdev == 0)
  806. dev->speed = USB_SPEED_HIGH;
  807. return ehci_submit_root(dev, pipe, buffer, length, setup);
  808. }
  809. return ehci_submit_async(dev, pipe, buffer, length, setup);
  810. }
  811. int
  812. submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
  813. int length, int interval)
  814. {
  815. debug("dev=%p, pipe=%lu, buffer=%p, length=%d, interval=%d",
  816. dev, pipe, buffer, length, interval);
  817. return ehci_submit_async(dev, pipe, buffer, length, NULL);
  818. }
  819. #ifdef CONFIG_SYS_USB_EVENT_POLL
  820. /*
  821. * This function polls for USB keyboard data.
  822. */
  823. void usb_event_poll()
  824. {
  825. struct stdio_dev *dev;
  826. struct usb_device *usb_kbd_dev;
  827. struct usb_interface *iface;
  828. struct usb_endpoint_descriptor *ep;
  829. int pipe;
  830. int maxp;
  831. /* Get the pointer to USB Keyboard device pointer */
  832. dev = stdio_get_by_name("usbkbd");
  833. usb_kbd_dev = (struct usb_device *)dev->priv;
  834. iface = &usb_kbd_dev->config.if_desc[0];
  835. ep = &iface->ep_desc[0];
  836. pipe = usb_rcvintpipe(usb_kbd_dev, ep->bEndpointAddress);
  837. /* Submit a interrupt transfer request */
  838. maxp = usb_maxpacket(usb_kbd_dev, pipe);
  839. usb_submit_int_msg(usb_kbd_dev, pipe, &new[0],
  840. maxp > 8 ? 8 : maxp, ep->bInterval);
  841. }
  842. #endif /* CONFIG_SYS_USB_EVENT_POLL */