44x_spd_ddr2.c 100 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198
  1. /*
  2. * arch/powerpc/cpu/ppc4xx/44x_spd_ddr2.c
  3. * This SPD SDRAM detection code supports AMCC PPC44x cpu's with a
  4. * DDR2 controller (non Denali Core). Those currently are:
  5. *
  6. * 405: 405EX(r)
  7. * 440/460: 440SP/440SPe/460EX/460GT
  8. *
  9. * Copyright (c) 2008 Nuovation System Designs, LLC
  10. * Grant Erickson <gerickson@nuovations.com>
  11. * (C) Copyright 2007-2009
  12. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  13. *
  14. * COPYRIGHT AMCC CORPORATION 2004
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. *
  34. */
  35. /* define DEBUG for debugging output (obviously ;-)) */
  36. #if 0
  37. #define DEBUG
  38. #endif
  39. #include <common.h>
  40. #include <command.h>
  41. #include <asm/ppc4xx.h>
  42. #include <i2c.h>
  43. #include <asm/io.h>
  44. #include <asm/processor.h>
  45. #include <asm/mmu.h>
  46. #include <asm/cache.h>
  47. #include "ecc.h"
  48. #if defined(CONFIG_SDRAM_PPC4xx_IBM_DDR2)
  49. #define PPC4xx_IBM_DDR2_DUMP_REGISTER(mnemonic) \
  50. do { \
  51. u32 data; \
  52. mfsdram(SDRAM_##mnemonic, data); \
  53. printf("%20s[%02x] = 0x%08X\n", \
  54. "SDRAM_" #mnemonic, SDRAM_##mnemonic, data); \
  55. } while (0)
  56. #define PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(mnemonic) \
  57. do { \
  58. u32 data; \
  59. data = mfdcr(SDRAM_##mnemonic); \
  60. printf("%20s[%02x] = 0x%08X\n", \
  61. "SDRAM_" #mnemonic, SDRAM_##mnemonic, data); \
  62. } while (0)
  63. #if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  64. static void update_rdcc(void)
  65. {
  66. u32 val;
  67. /*
  68. * Complete RDSS configuration as mentioned on page 7 of the AMCC
  69. * PowerPC440SP/SPe DDR2 application note:
  70. * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
  71. *
  72. * Or item #10 "10. Complete RDSS configuration" in chapter
  73. * "22.2.9 SDRAM Initialization" of AMCC PPC460EX/EXr/GT users
  74. * manual.
  75. */
  76. mfsdram(SDRAM_RTSR, val);
  77. if ((val & SDRAM_RTSR_TRK1SM_MASK) == SDRAM_RTSR_TRK1SM_ATPLS1) {
  78. mfsdram(SDRAM_RDCC, val);
  79. if ((val & SDRAM_RDCC_RDSS_MASK) != SDRAM_RDCC_RDSS_T4) {
  80. val += 0x40000000;
  81. mtsdram(SDRAM_RDCC, val);
  82. }
  83. }
  84. }
  85. #endif
  86. #if defined(CONFIG_440)
  87. /*
  88. * This DDR2 setup code can dynamically setup the TLB entries for the DDR2
  89. * memory region. Right now the cache should still be disabled in U-Boot
  90. * because of the EMAC driver, that need its buffer descriptor to be located
  91. * in non cached memory.
  92. *
  93. * If at some time this restriction doesn't apply anymore, just define
  94. * CONFIG_4xx_DCACHE in the board config file and this code should setup
  95. * everything correctly.
  96. */
  97. #ifdef CONFIG_4xx_DCACHE
  98. /* enable caching on SDRAM */
  99. #define MY_TLB_WORD2_I_ENABLE 0
  100. #else
  101. /* disable caching on SDRAM */
  102. #define MY_TLB_WORD2_I_ENABLE TLB_WORD2_I_ENABLE
  103. #endif /* CONFIG_4xx_DCACHE */
  104. void dcbz_area(u32 start_address, u32 num_bytes);
  105. #endif /* CONFIG_440 */
  106. #define MAXRANKS 4
  107. #define MAXBXCF 4
  108. #define MULDIV64(m1, m2, d) (u32)(((u64)(m1) * (u64)(m2)) / (u64)(d))
  109. #if !defined(CONFIG_NAND_SPL)
  110. /*-----------------------------------------------------------------------------+
  111. * sdram_memsize
  112. *-----------------------------------------------------------------------------*/
  113. phys_size_t sdram_memsize(void)
  114. {
  115. phys_size_t mem_size;
  116. unsigned long mcopt2;
  117. unsigned long mcstat;
  118. unsigned long mb0cf;
  119. unsigned long sdsz;
  120. unsigned long i;
  121. mem_size = 0;
  122. mfsdram(SDRAM_MCOPT2, mcopt2);
  123. mfsdram(SDRAM_MCSTAT, mcstat);
  124. /* DDR controller must be enabled and not in self-refresh. */
  125. /* Otherwise memsize is zero. */
  126. if (((mcopt2 & SDRAM_MCOPT2_DCEN_MASK) == SDRAM_MCOPT2_DCEN_ENABLE)
  127. && ((mcopt2 & SDRAM_MCOPT2_SREN_MASK) == SDRAM_MCOPT2_SREN_EXIT)
  128. && ((mcstat & (SDRAM_MCSTAT_MIC_MASK | SDRAM_MCSTAT_SRMS_MASK))
  129. == (SDRAM_MCSTAT_MIC_COMP | SDRAM_MCSTAT_SRMS_NOT_SF))) {
  130. for (i = 0; i < MAXBXCF; i++) {
  131. mfsdram(SDRAM_MB0CF + (i << 2), mb0cf);
  132. /* Banks enabled */
  133. if ((mb0cf & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
  134. #if defined(CONFIG_440)
  135. sdsz = mfdcr_any(SDRAM_R0BAS + i) & SDRAM_RXBAS_SDSZ_MASK;
  136. #else
  137. sdsz = mb0cf & SDRAM_RXBAS_SDSZ_MASK;
  138. #endif
  139. switch(sdsz) {
  140. case SDRAM_RXBAS_SDSZ_8:
  141. mem_size+=8;
  142. break;
  143. case SDRAM_RXBAS_SDSZ_16:
  144. mem_size+=16;
  145. break;
  146. case SDRAM_RXBAS_SDSZ_32:
  147. mem_size+=32;
  148. break;
  149. case SDRAM_RXBAS_SDSZ_64:
  150. mem_size+=64;
  151. break;
  152. case SDRAM_RXBAS_SDSZ_128:
  153. mem_size+=128;
  154. break;
  155. case SDRAM_RXBAS_SDSZ_256:
  156. mem_size+=256;
  157. break;
  158. case SDRAM_RXBAS_SDSZ_512:
  159. mem_size+=512;
  160. break;
  161. case SDRAM_RXBAS_SDSZ_1024:
  162. mem_size+=1024;
  163. break;
  164. case SDRAM_RXBAS_SDSZ_2048:
  165. mem_size+=2048;
  166. break;
  167. case SDRAM_RXBAS_SDSZ_4096:
  168. mem_size+=4096;
  169. break;
  170. default:
  171. printf("WARNING: Unsupported bank size (SDSZ=0x%lx)!\n"
  172. , sdsz);
  173. mem_size=0;
  174. break;
  175. }
  176. }
  177. }
  178. }
  179. return mem_size << 20;
  180. }
  181. /*-----------------------------------------------------------------------------+
  182. * is_ecc_enabled
  183. *-----------------------------------------------------------------------------*/
  184. static unsigned long is_ecc_enabled(void)
  185. {
  186. unsigned long val;
  187. mfsdram(SDRAM_MCOPT1, val);
  188. return SDRAM_MCOPT1_MCHK_CHK_DECODE(val);
  189. }
  190. /*-----------------------------------------------------------------------------+
  191. * board_add_ram_info
  192. *-----------------------------------------------------------------------------*/
  193. void board_add_ram_info(int use_default)
  194. {
  195. PPC4xx_SYS_INFO board_cfg;
  196. u32 val;
  197. if (is_ecc_enabled())
  198. puts(" (ECC");
  199. else
  200. puts(" (ECC not");
  201. get_sys_info(&board_cfg);
  202. #if defined(CONFIG_405EX)
  203. val = board_cfg.freqPLB;
  204. #else
  205. mfsdr(SDR0_DDR0, val);
  206. val = MULDIV64((board_cfg.freqPLB), SDR0_DDR0_DDRM_DECODE(val), 1);
  207. #endif
  208. printf(" enabled, %d MHz", (val * 2) / 1000000);
  209. mfsdram(SDRAM_MMODE, val);
  210. val = (val & SDRAM_MMODE_DCL_MASK) >> 4;
  211. printf(", CL%d)", val);
  212. }
  213. #endif /* !CONFIG_NAND_SPL */
  214. #if defined(CONFIG_SPD_EEPROM)
  215. /*-----------------------------------------------------------------------------+
  216. * Defines
  217. *-----------------------------------------------------------------------------*/
  218. #ifndef TRUE
  219. #define TRUE 1
  220. #endif
  221. #ifndef FALSE
  222. #define FALSE 0
  223. #endif
  224. #define SDRAM_DDR1 1
  225. #define SDRAM_DDR2 2
  226. #define SDRAM_NONE 0
  227. #define MAXDIMMS 2
  228. #define MAX_SPD_BYTES 256 /* Max number of bytes on the DIMM's SPD EEPROM */
  229. #define ONE_BILLION 1000000000
  230. #define CMD_NOP (7 << 19)
  231. #define CMD_PRECHARGE (2 << 19)
  232. #define CMD_REFRESH (1 << 19)
  233. #define CMD_EMR (0 << 19)
  234. #define CMD_READ (5 << 19)
  235. #define CMD_WRITE (4 << 19)
  236. #define SELECT_MR (0 << 16)
  237. #define SELECT_EMR (1 << 16)
  238. #define SELECT_EMR2 (2 << 16)
  239. #define SELECT_EMR3 (3 << 16)
  240. /* MR */
  241. #define DLL_RESET 0x00000100
  242. #define WRITE_RECOV_2 (1 << 9)
  243. #define WRITE_RECOV_3 (2 << 9)
  244. #define WRITE_RECOV_4 (3 << 9)
  245. #define WRITE_RECOV_5 (4 << 9)
  246. #define WRITE_RECOV_6 (5 << 9)
  247. #define BURST_LEN_4 0x00000002
  248. /* EMR */
  249. #define ODT_0_OHM 0x00000000
  250. #define ODT_50_OHM 0x00000044
  251. #define ODT_75_OHM 0x00000004
  252. #define ODT_150_OHM 0x00000040
  253. #define ODS_FULL 0x00000000
  254. #define ODS_REDUCED 0x00000002
  255. #define OCD_CALIB_DEF 0x00000380
  256. /* defines for ODT (On Die Termination) of the 440SP(e) DDR2 controller */
  257. #define ODT_EB0R (0x80000000 >> 8)
  258. #define ODT_EB0W (0x80000000 >> 7)
  259. #define CALC_ODT_R(n) (ODT_EB0R << (n << 1))
  260. #define CALC_ODT_W(n) (ODT_EB0W << (n << 1))
  261. #define CALC_ODT_RW(n) (CALC_ODT_R(n) | CALC_ODT_W(n))
  262. /* Defines for the Read Cycle Delay test */
  263. #define NUMMEMTESTS 8
  264. #define NUMMEMWORDS 8
  265. #define NUMLOOPS 64 /* memory test loops */
  266. /*
  267. * Newer PPC's like 440SPe, 460EX/GT can be equipped with more than 2GB of SDRAM.
  268. * To support such configurations, we "only" map the first 2GB via the TLB's. We
  269. * need some free virtual address space for the remaining peripherals like, SoC
  270. * devices, FLASH etc.
  271. *
  272. * Note that ECC is currently not supported on configurations with more than 2GB
  273. * SDRAM. This is because we only map the first 2GB on such systems, and therefore
  274. * the ECC parity byte of the remaining area can't be written.
  275. */
  276. /*
  277. * Board-specific Platform code can reimplement spd_ddr_init_hang () if needed
  278. */
  279. void __spd_ddr_init_hang (void)
  280. {
  281. hang ();
  282. }
  283. void spd_ddr_init_hang (void) __attribute__((weak, alias("__spd_ddr_init_hang")));
  284. /*
  285. * To provide an interface for board specific config values in this common
  286. * DDR setup code, we implement he "weak" default functions here. They return
  287. * the default value back to the caller.
  288. *
  289. * Please see include/configs/yucca.h for an example fora board specific
  290. * implementation.
  291. */
  292. u32 __ddr_wrdtr(u32 default_val)
  293. {
  294. return default_val;
  295. }
  296. u32 ddr_wrdtr(u32) __attribute__((weak, alias("__ddr_wrdtr")));
  297. u32 __ddr_clktr(u32 default_val)
  298. {
  299. return default_val;
  300. }
  301. u32 ddr_clktr(u32) __attribute__((weak, alias("__ddr_clktr")));
  302. /* Private Structure Definitions */
  303. /* enum only to ease code for cas latency setting */
  304. typedef enum ddr_cas_id {
  305. DDR_CAS_2 = 20,
  306. DDR_CAS_2_5 = 25,
  307. DDR_CAS_3 = 30,
  308. DDR_CAS_4 = 40,
  309. DDR_CAS_5 = 50
  310. } ddr_cas_id_t;
  311. /*-----------------------------------------------------------------------------+
  312. * Prototypes
  313. *-----------------------------------------------------------------------------*/
  314. static void get_spd_info(unsigned long *dimm_populated,
  315. unsigned char *iic0_dimm_addr,
  316. unsigned long num_dimm_banks);
  317. static void check_mem_type(unsigned long *dimm_populated,
  318. unsigned char *iic0_dimm_addr,
  319. unsigned long num_dimm_banks);
  320. static void check_frequency(unsigned long *dimm_populated,
  321. unsigned char *iic0_dimm_addr,
  322. unsigned long num_dimm_banks);
  323. static void check_rank_number(unsigned long *dimm_populated,
  324. unsigned char *iic0_dimm_addr,
  325. unsigned long num_dimm_banks);
  326. static void check_voltage_type(unsigned long *dimm_populated,
  327. unsigned char *iic0_dimm_addr,
  328. unsigned long num_dimm_banks);
  329. static void program_memory_queue(unsigned long *dimm_populated,
  330. unsigned char *iic0_dimm_addr,
  331. unsigned long num_dimm_banks);
  332. static void program_codt(unsigned long *dimm_populated,
  333. unsigned char *iic0_dimm_addr,
  334. unsigned long num_dimm_banks);
  335. static void program_mode(unsigned long *dimm_populated,
  336. unsigned char *iic0_dimm_addr,
  337. unsigned long num_dimm_banks,
  338. ddr_cas_id_t *selected_cas,
  339. int *write_recovery);
  340. static void program_tr(unsigned long *dimm_populated,
  341. unsigned char *iic0_dimm_addr,
  342. unsigned long num_dimm_banks);
  343. static void program_rtr(unsigned long *dimm_populated,
  344. unsigned char *iic0_dimm_addr,
  345. unsigned long num_dimm_banks);
  346. static void program_bxcf(unsigned long *dimm_populated,
  347. unsigned char *iic0_dimm_addr,
  348. unsigned long num_dimm_banks);
  349. static void program_copt1(unsigned long *dimm_populated,
  350. unsigned char *iic0_dimm_addr,
  351. unsigned long num_dimm_banks);
  352. static void program_initplr(unsigned long *dimm_populated,
  353. unsigned char *iic0_dimm_addr,
  354. unsigned long num_dimm_banks,
  355. ddr_cas_id_t selected_cas,
  356. int write_recovery);
  357. #ifdef CONFIG_DDR_ECC
  358. static void program_ecc(unsigned long *dimm_populated,
  359. unsigned char *iic0_dimm_addr,
  360. unsigned long num_dimm_banks,
  361. unsigned long tlb_word2_i_value);
  362. #endif
  363. #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  364. static void program_DQS_calibration(unsigned long *dimm_populated,
  365. unsigned char *iic0_dimm_addr,
  366. unsigned long num_dimm_banks);
  367. #ifdef HARD_CODED_DQS /* calibration test with hardvalues */
  368. static void test(void);
  369. #else
  370. static void DQS_calibration_process(void);
  371. #endif
  372. #endif
  373. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]);
  374. static unsigned char spd_read(uchar chip, uint addr)
  375. {
  376. unsigned char data[2];
  377. if (i2c_probe(chip) == 0)
  378. if (i2c_read(chip, addr, 1, data, 1) == 0)
  379. return data[0];
  380. return 0;
  381. }
  382. /*-----------------------------------------------------------------------------+
  383. * initdram. Initializes the 440SP Memory Queue and DDR SDRAM controller.
  384. * Note: This routine runs from flash with a stack set up in the chip's
  385. * sram space. It is important that the routine does not require .sbss, .bss or
  386. * .data sections. It also cannot call routines that require these sections.
  387. *-----------------------------------------------------------------------------*/
  388. /*-----------------------------------------------------------------------------
  389. * Function: initdram
  390. * Description: Configures SDRAM memory banks for DDR operation.
  391. * Auto Memory Configuration option reads the DDR SDRAM EEPROMs
  392. * via the IIC bus and then configures the DDR SDRAM memory
  393. * banks appropriately. If Auto Memory Configuration is
  394. * not used, it is assumed that no DIMM is plugged
  395. *-----------------------------------------------------------------------------*/
  396. phys_size_t initdram(int board_type)
  397. {
  398. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  399. unsigned char spd0[MAX_SPD_BYTES];
  400. unsigned char spd1[MAX_SPD_BYTES];
  401. unsigned char *dimm_spd[MAXDIMMS];
  402. unsigned long dimm_populated[MAXDIMMS] = {SDRAM_NONE, SDRAM_NONE};
  403. unsigned long num_dimm_banks; /* on board dimm banks */
  404. unsigned long val;
  405. ddr_cas_id_t selected_cas = DDR_CAS_5; /* preset to silence compiler */
  406. int write_recovery;
  407. phys_size_t dram_size = 0;
  408. num_dimm_banks = sizeof(iic0_dimm_addr);
  409. /*------------------------------------------------------------------
  410. * Set up an array of SPD matrixes.
  411. *-----------------------------------------------------------------*/
  412. dimm_spd[0] = spd0;
  413. dimm_spd[1] = spd1;
  414. /*------------------------------------------------------------------
  415. * Reset the DDR-SDRAM controller.
  416. *-----------------------------------------------------------------*/
  417. mtsdr(SDR0_SRST, SDR0_SRST0_DMC);
  418. mtsdr(SDR0_SRST, 0x00000000);
  419. /*
  420. * Make sure I2C controller is initialized
  421. * before continuing.
  422. */
  423. /* switch to correct I2C bus */
  424. I2C_SET_BUS(CONFIG_SYS_SPD_BUS_NUM);
  425. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  426. /*------------------------------------------------------------------
  427. * Clear out the serial presence detect buffers.
  428. * Perform IIC reads from the dimm. Fill in the spds.
  429. * Check to see if the dimm slots are populated
  430. *-----------------------------------------------------------------*/
  431. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  432. /*------------------------------------------------------------------
  433. * Check the memory type for the dimms plugged.
  434. *-----------------------------------------------------------------*/
  435. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  436. /*------------------------------------------------------------------
  437. * Check the frequency supported for the dimms plugged.
  438. *-----------------------------------------------------------------*/
  439. check_frequency(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  440. /*------------------------------------------------------------------
  441. * Check the total rank number.
  442. *-----------------------------------------------------------------*/
  443. check_rank_number(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  444. /*------------------------------------------------------------------
  445. * Check the voltage type for the dimms plugged.
  446. *-----------------------------------------------------------------*/
  447. check_voltage_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  448. /*------------------------------------------------------------------
  449. * Program SDRAM controller options 2 register
  450. * Except Enabling of the memory controller.
  451. *-----------------------------------------------------------------*/
  452. mfsdram(SDRAM_MCOPT2, val);
  453. mtsdram(SDRAM_MCOPT2,
  454. (val &
  455. ~(SDRAM_MCOPT2_SREN_MASK | SDRAM_MCOPT2_PMEN_MASK |
  456. SDRAM_MCOPT2_IPTR_MASK | SDRAM_MCOPT2_XSRP_MASK |
  457. SDRAM_MCOPT2_ISIE_MASK))
  458. | (SDRAM_MCOPT2_SREN_ENTER | SDRAM_MCOPT2_PMEN_DISABLE |
  459. SDRAM_MCOPT2_IPTR_IDLE | SDRAM_MCOPT2_XSRP_ALLOW |
  460. SDRAM_MCOPT2_ISIE_ENABLE));
  461. /*------------------------------------------------------------------
  462. * Program SDRAM controller options 1 register
  463. * Note: Does not enable the memory controller.
  464. *-----------------------------------------------------------------*/
  465. program_copt1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  466. /*------------------------------------------------------------------
  467. * Set the SDRAM Controller On Die Termination Register
  468. *-----------------------------------------------------------------*/
  469. program_codt(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  470. /*------------------------------------------------------------------
  471. * Program SDRAM refresh register.
  472. *-----------------------------------------------------------------*/
  473. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  474. /*------------------------------------------------------------------
  475. * Program SDRAM mode register.
  476. *-----------------------------------------------------------------*/
  477. program_mode(dimm_populated, iic0_dimm_addr, num_dimm_banks,
  478. &selected_cas, &write_recovery);
  479. /*------------------------------------------------------------------
  480. * Set the SDRAM Write Data/DM/DQS Clock Timing Reg
  481. *-----------------------------------------------------------------*/
  482. mfsdram(SDRAM_WRDTR, val);
  483. mtsdram(SDRAM_WRDTR, (val & ~(SDRAM_WRDTR_LLWP_MASK | SDRAM_WRDTR_WTR_MASK)) |
  484. ddr_wrdtr(SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_90_DEG_ADV));
  485. /*------------------------------------------------------------------
  486. * Set the SDRAM Clock Timing Register
  487. *-----------------------------------------------------------------*/
  488. mfsdram(SDRAM_CLKTR, val);
  489. mtsdram(SDRAM_CLKTR, (val & ~SDRAM_CLKTR_CLKP_MASK) |
  490. ddr_clktr(SDRAM_CLKTR_CLKP_0_DEG));
  491. /*------------------------------------------------------------------
  492. * Program the BxCF registers.
  493. *-----------------------------------------------------------------*/
  494. program_bxcf(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  495. /*------------------------------------------------------------------
  496. * Program SDRAM timing registers.
  497. *-----------------------------------------------------------------*/
  498. program_tr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  499. /*------------------------------------------------------------------
  500. * Set the Extended Mode register
  501. *-----------------------------------------------------------------*/
  502. mfsdram(SDRAM_MEMODE, val);
  503. mtsdram(SDRAM_MEMODE,
  504. (val & ~(SDRAM_MEMODE_DIC_MASK | SDRAM_MEMODE_DLL_MASK |
  505. SDRAM_MEMODE_RTT_MASK | SDRAM_MEMODE_DQS_MASK)) |
  506. (SDRAM_MEMODE_DIC_NORMAL | SDRAM_MEMODE_DLL_ENABLE
  507. | SDRAM_MEMODE_RTT_150OHM | SDRAM_MEMODE_DQS_ENABLE));
  508. /*------------------------------------------------------------------
  509. * Program Initialization preload registers.
  510. *-----------------------------------------------------------------*/
  511. program_initplr(dimm_populated, iic0_dimm_addr, num_dimm_banks,
  512. selected_cas, write_recovery);
  513. /*------------------------------------------------------------------
  514. * Delay to ensure 200usec have elapsed since reset.
  515. *-----------------------------------------------------------------*/
  516. udelay(400);
  517. /*------------------------------------------------------------------
  518. * Set the memory queue core base addr.
  519. *-----------------------------------------------------------------*/
  520. program_memory_queue(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  521. /*------------------------------------------------------------------
  522. * Program SDRAM controller options 2 register
  523. * Enable the memory controller.
  524. *-----------------------------------------------------------------*/
  525. mfsdram(SDRAM_MCOPT2, val);
  526. mtsdram(SDRAM_MCOPT2,
  527. (val & ~(SDRAM_MCOPT2_SREN_MASK | SDRAM_MCOPT2_DCEN_MASK |
  528. SDRAM_MCOPT2_IPTR_MASK | SDRAM_MCOPT2_ISIE_MASK)) |
  529. SDRAM_MCOPT2_IPTR_EXECUTE);
  530. /*------------------------------------------------------------------
  531. * Wait for IPTR_EXECUTE init sequence to complete.
  532. *-----------------------------------------------------------------*/
  533. do {
  534. mfsdram(SDRAM_MCSTAT, val);
  535. } while ((val & SDRAM_MCSTAT_MIC_MASK) == SDRAM_MCSTAT_MIC_NOTCOMP);
  536. /* enable the controller only after init sequence completes */
  537. mfsdram(SDRAM_MCOPT2, val);
  538. mtsdram(SDRAM_MCOPT2, (val | SDRAM_MCOPT2_DCEN_ENABLE));
  539. /* Make sure delay-line calibration is done before proceeding */
  540. do {
  541. mfsdram(SDRAM_DLCR, val);
  542. } while (!(val & SDRAM_DLCR_DLCS_COMPLETE));
  543. /* get installed memory size */
  544. dram_size = sdram_memsize();
  545. /*
  546. * Limit size to 2GB
  547. */
  548. if (dram_size > CONFIG_MAX_MEM_MAPPED)
  549. dram_size = CONFIG_MAX_MEM_MAPPED;
  550. /* and program tlb entries for this size (dynamic) */
  551. /*
  552. * Program TLB entries with caches enabled, for best performace
  553. * while auto-calibrating and ECC generation
  554. */
  555. program_tlb(0, 0, dram_size, 0);
  556. /*------------------------------------------------------------------
  557. * DQS calibration.
  558. *-----------------------------------------------------------------*/
  559. #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  560. DQS_autocalibration();
  561. #else
  562. program_DQS_calibration(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  563. #endif
  564. /*
  565. * Now complete RDSS configuration as mentioned on page 7 of the AMCC
  566. * PowerPC440SP/SPe DDR2 application note:
  567. * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
  568. */
  569. update_rdcc();
  570. #ifdef CONFIG_DDR_ECC
  571. /*------------------------------------------------------------------
  572. * If ecc is enabled, initialize the parity bits.
  573. *-----------------------------------------------------------------*/
  574. program_ecc(dimm_populated, iic0_dimm_addr, num_dimm_banks, 0);
  575. #endif
  576. /*
  577. * Now after initialization (auto-calibration and ECC generation)
  578. * remove the TLB entries with caches enabled and program again with
  579. * desired cache functionality
  580. */
  581. remove_tlb(0, dram_size);
  582. program_tlb(0, 0, dram_size, MY_TLB_WORD2_I_ENABLE);
  583. ppc4xx_ibm_ddr2_register_dump();
  584. /*
  585. * Clear potential errors resulting from auto-calibration.
  586. * If not done, then we could get an interrupt later on when
  587. * exceptions are enabled.
  588. */
  589. set_mcsr(get_mcsr());
  590. return sdram_memsize();
  591. }
  592. static void get_spd_info(unsigned long *dimm_populated,
  593. unsigned char *iic0_dimm_addr,
  594. unsigned long num_dimm_banks)
  595. {
  596. unsigned long dimm_num;
  597. unsigned long dimm_found;
  598. unsigned char num_of_bytes;
  599. unsigned char total_size;
  600. dimm_found = FALSE;
  601. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  602. num_of_bytes = 0;
  603. total_size = 0;
  604. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  605. debug("\nspd_read(0x%x) returned %d\n",
  606. iic0_dimm_addr[dimm_num], num_of_bytes);
  607. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  608. debug("spd_read(0x%x) returned %d\n",
  609. iic0_dimm_addr[dimm_num], total_size);
  610. if ((num_of_bytes != 0) && (total_size != 0)) {
  611. dimm_populated[dimm_num] = TRUE;
  612. dimm_found = TRUE;
  613. debug("DIMM slot %lu: populated\n", dimm_num);
  614. } else {
  615. dimm_populated[dimm_num] = FALSE;
  616. debug("DIMM slot %lu: Not populated\n", dimm_num);
  617. }
  618. }
  619. if (dimm_found == FALSE) {
  620. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  621. spd_ddr_init_hang ();
  622. }
  623. }
  624. /*------------------------------------------------------------------
  625. * For the memory DIMMs installed, this routine verifies that they
  626. * really are DDR specific DIMMs.
  627. *-----------------------------------------------------------------*/
  628. static void check_mem_type(unsigned long *dimm_populated,
  629. unsigned char *iic0_dimm_addr,
  630. unsigned long num_dimm_banks)
  631. {
  632. unsigned long dimm_num;
  633. unsigned long dimm_type;
  634. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  635. if (dimm_populated[dimm_num] == TRUE) {
  636. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  637. switch (dimm_type) {
  638. case 1:
  639. printf("ERROR: Standard Fast Page Mode DRAM DIMM detected in "
  640. "slot %d.\n", (unsigned int)dimm_num);
  641. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  642. printf("Replace the DIMM module with a supported DIMM.\n\n");
  643. spd_ddr_init_hang ();
  644. break;
  645. case 2:
  646. printf("ERROR: EDO DIMM detected in slot %d.\n",
  647. (unsigned int)dimm_num);
  648. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  649. printf("Replace the DIMM module with a supported DIMM.\n\n");
  650. spd_ddr_init_hang ();
  651. break;
  652. case 3:
  653. printf("ERROR: Pipelined Nibble DIMM detected in slot %d.\n",
  654. (unsigned int)dimm_num);
  655. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  656. printf("Replace the DIMM module with a supported DIMM.\n\n");
  657. spd_ddr_init_hang ();
  658. break;
  659. case 4:
  660. printf("ERROR: SDRAM DIMM detected in slot %d.\n",
  661. (unsigned int)dimm_num);
  662. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  663. printf("Replace the DIMM module with a supported DIMM.\n\n");
  664. spd_ddr_init_hang ();
  665. break;
  666. case 5:
  667. printf("ERROR: Multiplexed ROM DIMM detected in slot %d.\n",
  668. (unsigned int)dimm_num);
  669. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  670. printf("Replace the DIMM module with a supported DIMM.\n\n");
  671. spd_ddr_init_hang ();
  672. break;
  673. case 6:
  674. printf("ERROR: SGRAM DIMM detected in slot %d.\n",
  675. (unsigned int)dimm_num);
  676. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  677. printf("Replace the DIMM module with a supported DIMM.\n\n");
  678. spd_ddr_init_hang ();
  679. break;
  680. case 7:
  681. debug("DIMM slot %lu: DDR1 SDRAM detected\n", dimm_num);
  682. dimm_populated[dimm_num] = SDRAM_DDR1;
  683. break;
  684. case 8:
  685. debug("DIMM slot %lu: DDR2 SDRAM detected\n", dimm_num);
  686. dimm_populated[dimm_num] = SDRAM_DDR2;
  687. break;
  688. default:
  689. printf("ERROR: Unknown DIMM detected in slot %d.\n",
  690. (unsigned int)dimm_num);
  691. printf("Only DDR1 and DDR2 SDRAM DIMMs are supported.\n");
  692. printf("Replace the DIMM module with a supported DIMM.\n\n");
  693. spd_ddr_init_hang ();
  694. break;
  695. }
  696. }
  697. }
  698. for (dimm_num = 1; dimm_num < num_dimm_banks; dimm_num++) {
  699. if ((dimm_populated[dimm_num-1] != SDRAM_NONE)
  700. && (dimm_populated[dimm_num] != SDRAM_NONE)
  701. && (dimm_populated[dimm_num-1] != dimm_populated[dimm_num])) {
  702. printf("ERROR: DIMM's DDR1 and DDR2 type can not be mixed.\n");
  703. spd_ddr_init_hang ();
  704. }
  705. }
  706. }
  707. /*------------------------------------------------------------------
  708. * For the memory DIMMs installed, this routine verifies that
  709. * frequency previously calculated is supported.
  710. *-----------------------------------------------------------------*/
  711. static void check_frequency(unsigned long *dimm_populated,
  712. unsigned char *iic0_dimm_addr,
  713. unsigned long num_dimm_banks)
  714. {
  715. unsigned long dimm_num;
  716. unsigned long tcyc_reg;
  717. unsigned long cycle_time;
  718. unsigned long calc_cycle_time;
  719. unsigned long sdram_freq;
  720. unsigned long sdr_ddrpll;
  721. PPC4xx_SYS_INFO board_cfg;
  722. /*------------------------------------------------------------------
  723. * Get the board configuration info.
  724. *-----------------------------------------------------------------*/
  725. get_sys_info(&board_cfg);
  726. mfsdr(SDR0_DDR0, sdr_ddrpll);
  727. sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  728. /*
  729. * calc_cycle_time is calculated from DDR frequency set by board/chip
  730. * and is expressed in multiple of 10 picoseconds
  731. * to match the way DIMM cycle time is calculated below.
  732. */
  733. calc_cycle_time = MULDIV64(ONE_BILLION, 100, sdram_freq);
  734. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  735. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  736. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  737. /*
  738. * Byte 9, Cycle time for CAS Latency=X, is split into two nibbles:
  739. * the higher order nibble (bits 4-7) designates the cycle time
  740. * to a granularity of 1ns;
  741. * the value presented by the lower order nibble (bits 0-3)
  742. * has a granularity of .1ns and is added to the value designated
  743. * by the higher nibble. In addition, four lines of the lower order
  744. * nibble are assigned to support +.25,+.33, +.66 and +.75.
  745. */
  746. /* Convert from hex to decimal */
  747. if ((tcyc_reg & 0x0F) == 0x0D)
  748. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 75;
  749. else if ((tcyc_reg & 0x0F) == 0x0C)
  750. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 66;
  751. else if ((tcyc_reg & 0x0F) == 0x0B)
  752. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 33;
  753. else if ((tcyc_reg & 0x0F) == 0x0A)
  754. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 25;
  755. else
  756. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) +
  757. ((tcyc_reg & 0x0F)*10);
  758. debug("cycle_time=%lu [10 picoseconds]\n", cycle_time);
  759. if (cycle_time > (calc_cycle_time + 10)) {
  760. /*
  761. * the provided sdram cycle_time is too small
  762. * for the available DIMM cycle_time.
  763. * The additionnal 100ps is here to accept a small incertainty.
  764. */
  765. printf("ERROR: DRAM DIMM detected with cycle_time %d ps in "
  766. "slot %d \n while calculated cycle time is %d ps.\n",
  767. (unsigned int)(cycle_time*10),
  768. (unsigned int)dimm_num,
  769. (unsigned int)(calc_cycle_time*10));
  770. printf("Replace the DIMM, or change DDR frequency via "
  771. "strapping bits.\n\n");
  772. spd_ddr_init_hang ();
  773. }
  774. }
  775. }
  776. }
  777. /*------------------------------------------------------------------
  778. * For the memory DIMMs installed, this routine verifies two
  779. * ranks/banks maximum are availables.
  780. *-----------------------------------------------------------------*/
  781. static void check_rank_number(unsigned long *dimm_populated,
  782. unsigned char *iic0_dimm_addr,
  783. unsigned long num_dimm_banks)
  784. {
  785. unsigned long dimm_num;
  786. unsigned long dimm_rank;
  787. unsigned long total_rank = 0;
  788. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  789. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  790. dimm_rank = spd_read(iic0_dimm_addr[dimm_num], 5);
  791. if (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
  792. dimm_rank = (dimm_rank & 0x0F) +1;
  793. else
  794. dimm_rank = dimm_rank & 0x0F;
  795. if (dimm_rank > MAXRANKS) {
  796. printf("ERROR: DRAM DIMM detected with %lu ranks in "
  797. "slot %lu is not supported.\n", dimm_rank, dimm_num);
  798. printf("Only %d ranks are supported for all DIMM.\n", MAXRANKS);
  799. printf("Replace the DIMM module with a supported DIMM.\n\n");
  800. spd_ddr_init_hang ();
  801. } else
  802. total_rank += dimm_rank;
  803. }
  804. if (total_rank > MAXRANKS) {
  805. printf("ERROR: DRAM DIMM detected with a total of %d ranks "
  806. "for all slots.\n", (unsigned int)total_rank);
  807. printf("Only %d ranks are supported for all DIMM.\n", MAXRANKS);
  808. printf("Remove one of the DIMM modules.\n\n");
  809. spd_ddr_init_hang ();
  810. }
  811. }
  812. }
  813. /*------------------------------------------------------------------
  814. * only support 2.5V modules.
  815. * This routine verifies this.
  816. *-----------------------------------------------------------------*/
  817. static void check_voltage_type(unsigned long *dimm_populated,
  818. unsigned char *iic0_dimm_addr,
  819. unsigned long num_dimm_banks)
  820. {
  821. unsigned long dimm_num;
  822. unsigned long voltage_type;
  823. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  824. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  825. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  826. switch (voltage_type) {
  827. case 0x00:
  828. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  829. printf("This DIMM is 5.0 Volt/TTL.\n");
  830. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  831. (unsigned int)dimm_num);
  832. spd_ddr_init_hang ();
  833. break;
  834. case 0x01:
  835. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  836. printf("This DIMM is LVTTL.\n");
  837. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  838. (unsigned int)dimm_num);
  839. spd_ddr_init_hang ();
  840. break;
  841. case 0x02:
  842. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  843. printf("This DIMM is 1.5 Volt.\n");
  844. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  845. (unsigned int)dimm_num);
  846. spd_ddr_init_hang ();
  847. break;
  848. case 0x03:
  849. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  850. printf("This DIMM is 3.3 Volt/TTL.\n");
  851. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  852. (unsigned int)dimm_num);
  853. spd_ddr_init_hang ();
  854. break;
  855. case 0x04:
  856. /* 2.5 Voltage only for DDR1 */
  857. break;
  858. case 0x05:
  859. /* 1.8 Voltage only for DDR2 */
  860. break;
  861. default:
  862. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  863. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  864. (unsigned int)dimm_num);
  865. spd_ddr_init_hang ();
  866. break;
  867. }
  868. }
  869. }
  870. }
  871. /*-----------------------------------------------------------------------------+
  872. * program_copt1.
  873. *-----------------------------------------------------------------------------*/
  874. static void program_copt1(unsigned long *dimm_populated,
  875. unsigned char *iic0_dimm_addr,
  876. unsigned long num_dimm_banks)
  877. {
  878. unsigned long dimm_num;
  879. unsigned long mcopt1;
  880. unsigned long ecc_enabled;
  881. unsigned long ecc = 0;
  882. unsigned long data_width = 0;
  883. unsigned long dimm_32bit;
  884. unsigned long dimm_64bit;
  885. unsigned long registered = 0;
  886. unsigned long attribute = 0;
  887. unsigned long buf0, buf1; /* TODO: code to be changed for IOP1.6 to support 4 DIMMs */
  888. unsigned long bankcount;
  889. unsigned long ddrtype;
  890. unsigned long val;
  891. #ifdef CONFIG_DDR_ECC
  892. ecc_enabled = TRUE;
  893. #else
  894. ecc_enabled = FALSE;
  895. #endif
  896. dimm_32bit = FALSE;
  897. dimm_64bit = FALSE;
  898. buf0 = FALSE;
  899. buf1 = FALSE;
  900. /*------------------------------------------------------------------
  901. * Set memory controller options reg 1, SDRAM_MCOPT1.
  902. *-----------------------------------------------------------------*/
  903. mfsdram(SDRAM_MCOPT1, val);
  904. mcopt1 = val & ~(SDRAM_MCOPT1_MCHK_MASK | SDRAM_MCOPT1_RDEN_MASK |
  905. SDRAM_MCOPT1_PMU_MASK | SDRAM_MCOPT1_DMWD_MASK |
  906. SDRAM_MCOPT1_UIOS_MASK | SDRAM_MCOPT1_BCNT_MASK |
  907. SDRAM_MCOPT1_DDR_TYPE_MASK | SDRAM_MCOPT1_RWOO_MASK |
  908. SDRAM_MCOPT1_WOOO_MASK | SDRAM_MCOPT1_DCOO_MASK |
  909. SDRAM_MCOPT1_DREF_MASK);
  910. mcopt1 |= SDRAM_MCOPT1_QDEP;
  911. mcopt1 |= SDRAM_MCOPT1_PMU_OPEN;
  912. mcopt1 |= SDRAM_MCOPT1_RWOO_DISABLED;
  913. mcopt1 |= SDRAM_MCOPT1_WOOO_DISABLED;
  914. mcopt1 |= SDRAM_MCOPT1_DCOO_DISABLED;
  915. mcopt1 |= SDRAM_MCOPT1_DREF_NORMAL;
  916. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  917. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  918. /* test ecc support */
  919. ecc = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 11);
  920. if (ecc != 0x02) /* ecc not supported */
  921. ecc_enabled = FALSE;
  922. /* test bank count */
  923. bankcount = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 17);
  924. if (bankcount == 0x04) /* bank count = 4 */
  925. mcopt1 |= SDRAM_MCOPT1_4_BANKS;
  926. else /* bank count = 8 */
  927. mcopt1 |= SDRAM_MCOPT1_8_BANKS;
  928. /* test DDR type */
  929. ddrtype = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2);
  930. /* test for buffered/unbuffered, registered, differential clocks */
  931. registered = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 20);
  932. attribute = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 21);
  933. /* TODO: code to be changed for IOP1.6 to support 4 DIMMs */
  934. if (dimm_num == 0) {
  935. if (dimm_populated[dimm_num] == SDRAM_DDR1) /* DDR1 type */
  936. mcopt1 |= SDRAM_MCOPT1_DDR1_TYPE;
  937. if (dimm_populated[dimm_num] == SDRAM_DDR2) /* DDR2 type */
  938. mcopt1 |= SDRAM_MCOPT1_DDR2_TYPE;
  939. if (registered == 1) { /* DDR2 always buffered */
  940. /* TODO: what about above comments ? */
  941. mcopt1 |= SDRAM_MCOPT1_RDEN;
  942. buf0 = TRUE;
  943. } else {
  944. /* TODO: the mask 0x02 doesn't match Samsung def for byte 21. */
  945. if ((attribute & 0x02) == 0x00) {
  946. /* buffered not supported */
  947. buf0 = FALSE;
  948. } else {
  949. mcopt1 |= SDRAM_MCOPT1_RDEN;
  950. buf0 = TRUE;
  951. }
  952. }
  953. }
  954. else if (dimm_num == 1) {
  955. if (dimm_populated[dimm_num] == SDRAM_DDR1) /* DDR1 type */
  956. mcopt1 |= SDRAM_MCOPT1_DDR1_TYPE;
  957. if (dimm_populated[dimm_num] == SDRAM_DDR2) /* DDR2 type */
  958. mcopt1 |= SDRAM_MCOPT1_DDR2_TYPE;
  959. if (registered == 1) {
  960. /* DDR2 always buffered */
  961. mcopt1 |= SDRAM_MCOPT1_RDEN;
  962. buf1 = TRUE;
  963. } else {
  964. if ((attribute & 0x02) == 0x00) {
  965. /* buffered not supported */
  966. buf1 = FALSE;
  967. } else {
  968. mcopt1 |= SDRAM_MCOPT1_RDEN;
  969. buf1 = TRUE;
  970. }
  971. }
  972. }
  973. /* Note that for DDR2 the byte 7 is reserved, but OK to keep code as is. */
  974. data_width = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 6) +
  975. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 7)) << 8);
  976. switch (data_width) {
  977. case 72:
  978. case 64:
  979. dimm_64bit = TRUE;
  980. break;
  981. case 40:
  982. case 32:
  983. dimm_32bit = TRUE;
  984. break;
  985. default:
  986. printf("WARNING: Detected a DIMM with a data width of %lu bits.\n",
  987. data_width);
  988. printf("Only DIMMs with 32 or 64 bit DDR-SDRAM widths are supported.\n");
  989. break;
  990. }
  991. }
  992. }
  993. /* verify matching properties */
  994. if ((dimm_populated[0] != SDRAM_NONE) && (dimm_populated[1] != SDRAM_NONE)) {
  995. if (buf0 != buf1) {
  996. printf("ERROR: DIMM's buffered/unbuffered, registered, clocking don't match.\n");
  997. spd_ddr_init_hang ();
  998. }
  999. }
  1000. if ((dimm_64bit == TRUE) && (dimm_32bit == TRUE)) {
  1001. printf("ERROR: Cannot mix 32 bit and 64 bit DDR-SDRAM DIMMs together.\n");
  1002. spd_ddr_init_hang ();
  1003. }
  1004. else if ((dimm_64bit == TRUE) && (dimm_32bit == FALSE)) {
  1005. mcopt1 |= SDRAM_MCOPT1_DMWD_64;
  1006. } else if ((dimm_64bit == FALSE) && (dimm_32bit == TRUE)) {
  1007. mcopt1 |= SDRAM_MCOPT1_DMWD_32;
  1008. } else {
  1009. printf("ERROR: Please install only 32 or 64 bit DDR-SDRAM DIMMs.\n\n");
  1010. spd_ddr_init_hang ();
  1011. }
  1012. if (ecc_enabled == TRUE)
  1013. mcopt1 |= SDRAM_MCOPT1_MCHK_GEN;
  1014. else
  1015. mcopt1 |= SDRAM_MCOPT1_MCHK_NON;
  1016. mtsdram(SDRAM_MCOPT1, mcopt1);
  1017. }
  1018. /*-----------------------------------------------------------------------------+
  1019. * program_codt.
  1020. *-----------------------------------------------------------------------------*/
  1021. static void program_codt(unsigned long *dimm_populated,
  1022. unsigned char *iic0_dimm_addr,
  1023. unsigned long num_dimm_banks)
  1024. {
  1025. unsigned long codt;
  1026. unsigned long modt0 = 0;
  1027. unsigned long modt1 = 0;
  1028. unsigned long modt2 = 0;
  1029. unsigned long modt3 = 0;
  1030. unsigned char dimm_num;
  1031. unsigned char dimm_rank;
  1032. unsigned char total_rank = 0;
  1033. unsigned char total_dimm = 0;
  1034. unsigned char dimm_type = 0;
  1035. unsigned char firstSlot = 0;
  1036. /*------------------------------------------------------------------
  1037. * Set the SDRAM Controller On Die Termination Register
  1038. *-----------------------------------------------------------------*/
  1039. mfsdram(SDRAM_CODT, codt);
  1040. codt &= ~(SDRAM_CODT_DQS_SINGLE_END | SDRAM_CODT_CKSE_SINGLE_END);
  1041. codt |= SDRAM_CODT_IO_NMODE;
  1042. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1043. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1044. dimm_rank = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 5);
  1045. if (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08) {
  1046. dimm_rank = (dimm_rank & 0x0F) + 1;
  1047. dimm_type = SDRAM_DDR2;
  1048. } else {
  1049. dimm_rank = dimm_rank & 0x0F;
  1050. dimm_type = SDRAM_DDR1;
  1051. }
  1052. total_rank += dimm_rank;
  1053. total_dimm++;
  1054. if ((dimm_num == 0) && (total_dimm == 1))
  1055. firstSlot = TRUE;
  1056. else
  1057. firstSlot = FALSE;
  1058. }
  1059. }
  1060. if (dimm_type == SDRAM_DDR2) {
  1061. codt |= SDRAM_CODT_DQS_1_8_V_DDR2;
  1062. if ((total_dimm == 1) && (firstSlot == TRUE)) {
  1063. if (total_rank == 1) { /* PUUU */
  1064. codt |= CALC_ODT_R(0);
  1065. modt0 = CALC_ODT_W(0);
  1066. modt1 = 0x00000000;
  1067. modt2 = 0x00000000;
  1068. modt3 = 0x00000000;
  1069. }
  1070. if (total_rank == 2) { /* PPUU */
  1071. codt |= CALC_ODT_R(0) | CALC_ODT_R(1);
  1072. modt0 = CALC_ODT_W(0) | CALC_ODT_W(1);
  1073. modt1 = 0x00000000;
  1074. modt2 = 0x00000000;
  1075. modt3 = 0x00000000;
  1076. }
  1077. } else if ((total_dimm == 1) && (firstSlot != TRUE)) {
  1078. if (total_rank == 1) { /* UUPU */
  1079. codt |= CALC_ODT_R(2);
  1080. modt0 = 0x00000000;
  1081. modt1 = 0x00000000;
  1082. modt2 = CALC_ODT_W(2);
  1083. modt3 = 0x00000000;
  1084. }
  1085. if (total_rank == 2) { /* UUPP */
  1086. codt |= CALC_ODT_R(2) | CALC_ODT_R(3);
  1087. modt0 = 0x00000000;
  1088. modt1 = 0x00000000;
  1089. modt2 = CALC_ODT_W(2) | CALC_ODT_W(3);
  1090. modt3 = 0x00000000;
  1091. }
  1092. }
  1093. if (total_dimm == 2) {
  1094. if (total_rank == 2) { /* PUPU */
  1095. codt |= CALC_ODT_R(0) | CALC_ODT_R(2);
  1096. modt0 = CALC_ODT_RW(2);
  1097. modt1 = 0x00000000;
  1098. modt2 = CALC_ODT_RW(0);
  1099. modt3 = 0x00000000;
  1100. }
  1101. if (total_rank == 4) { /* PPPP */
  1102. codt |= CALC_ODT_R(0) | CALC_ODT_R(1) |
  1103. CALC_ODT_R(2) | CALC_ODT_R(3);
  1104. modt0 = CALC_ODT_RW(2) | CALC_ODT_RW(3);
  1105. modt1 = 0x00000000;
  1106. modt2 = CALC_ODT_RW(0) | CALC_ODT_RW(1);
  1107. modt3 = 0x00000000;
  1108. }
  1109. }
  1110. } else {
  1111. codt |= SDRAM_CODT_DQS_2_5_V_DDR1;
  1112. modt0 = 0x00000000;
  1113. modt1 = 0x00000000;
  1114. modt2 = 0x00000000;
  1115. modt3 = 0x00000000;
  1116. if (total_dimm == 1) {
  1117. if (total_rank == 1)
  1118. codt |= 0x00800000;
  1119. if (total_rank == 2)
  1120. codt |= 0x02800000;
  1121. }
  1122. if (total_dimm == 2) {
  1123. if (total_rank == 2)
  1124. codt |= 0x08800000;
  1125. if (total_rank == 4)
  1126. codt |= 0x2a800000;
  1127. }
  1128. }
  1129. debug("nb of dimm %d\n", total_dimm);
  1130. debug("nb of rank %d\n", total_rank);
  1131. if (total_dimm == 1)
  1132. debug("dimm in slot %d\n", firstSlot);
  1133. mtsdram(SDRAM_CODT, codt);
  1134. mtsdram(SDRAM_MODT0, modt0);
  1135. mtsdram(SDRAM_MODT1, modt1);
  1136. mtsdram(SDRAM_MODT2, modt2);
  1137. mtsdram(SDRAM_MODT3, modt3);
  1138. }
  1139. /*-----------------------------------------------------------------------------+
  1140. * program_initplr.
  1141. *-----------------------------------------------------------------------------*/
  1142. static void program_initplr(unsigned long *dimm_populated,
  1143. unsigned char *iic0_dimm_addr,
  1144. unsigned long num_dimm_banks,
  1145. ddr_cas_id_t selected_cas,
  1146. int write_recovery)
  1147. {
  1148. u32 cas = 0;
  1149. u32 odt = 0;
  1150. u32 ods = 0;
  1151. u32 mr;
  1152. u32 wr;
  1153. u32 emr;
  1154. u32 emr2;
  1155. u32 emr3;
  1156. int dimm_num;
  1157. int total_dimm = 0;
  1158. /******************************************************
  1159. ** Assumption: if more than one DIMM, all DIMMs are the same
  1160. ** as already checked in check_memory_type
  1161. ******************************************************/
  1162. if ((dimm_populated[0] == SDRAM_DDR1) || (dimm_populated[1] == SDRAM_DDR1)) {
  1163. mtsdram(SDRAM_INITPLR0, 0x81B80000);
  1164. mtsdram(SDRAM_INITPLR1, 0x81900400);
  1165. mtsdram(SDRAM_INITPLR2, 0x81810000);
  1166. mtsdram(SDRAM_INITPLR3, 0xff800162);
  1167. mtsdram(SDRAM_INITPLR4, 0x81900400);
  1168. mtsdram(SDRAM_INITPLR5, 0x86080000);
  1169. mtsdram(SDRAM_INITPLR6, 0x86080000);
  1170. mtsdram(SDRAM_INITPLR7, 0x81000062);
  1171. } else if ((dimm_populated[0] == SDRAM_DDR2) || (dimm_populated[1] == SDRAM_DDR2)) {
  1172. switch (selected_cas) {
  1173. case DDR_CAS_3:
  1174. cas = 3 << 4;
  1175. break;
  1176. case DDR_CAS_4:
  1177. cas = 4 << 4;
  1178. break;
  1179. case DDR_CAS_5:
  1180. cas = 5 << 4;
  1181. break;
  1182. default:
  1183. printf("ERROR: ucode error on selected_cas value %d", selected_cas);
  1184. spd_ddr_init_hang ();
  1185. break;
  1186. }
  1187. #if 0
  1188. /*
  1189. * ToDo - Still a problem with the write recovery:
  1190. * On the Corsair CM2X512-5400C4 module, setting write recovery
  1191. * in the INITPLR reg to the value calculated in program_mode()
  1192. * results in not correctly working DDR2 memory (crash after
  1193. * relocation).
  1194. *
  1195. * So for now, set the write recovery to 3. This seems to work
  1196. * on the Corair module too.
  1197. *
  1198. * 2007-03-01, sr
  1199. */
  1200. switch (write_recovery) {
  1201. case 3:
  1202. wr = WRITE_RECOV_3;
  1203. break;
  1204. case 4:
  1205. wr = WRITE_RECOV_4;
  1206. break;
  1207. case 5:
  1208. wr = WRITE_RECOV_5;
  1209. break;
  1210. case 6:
  1211. wr = WRITE_RECOV_6;
  1212. break;
  1213. default:
  1214. printf("ERROR: write recovery not support (%d)", write_recovery);
  1215. spd_ddr_init_hang ();
  1216. break;
  1217. }
  1218. #else
  1219. wr = WRITE_RECOV_3; /* test-only, see description above */
  1220. #endif
  1221. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++)
  1222. if (dimm_populated[dimm_num] != SDRAM_NONE)
  1223. total_dimm++;
  1224. if (total_dimm == 1) {
  1225. odt = ODT_150_OHM;
  1226. ods = ODS_FULL;
  1227. } else if (total_dimm == 2) {
  1228. odt = ODT_75_OHM;
  1229. ods = ODS_REDUCED;
  1230. } else {
  1231. printf("ERROR: Unsupported number of DIMM's (%d)", total_dimm);
  1232. spd_ddr_init_hang ();
  1233. }
  1234. mr = CMD_EMR | SELECT_MR | BURST_LEN_4 | wr | cas;
  1235. emr = CMD_EMR | SELECT_EMR | odt | ods;
  1236. emr2 = CMD_EMR | SELECT_EMR2;
  1237. emr3 = CMD_EMR | SELECT_EMR3;
  1238. /* NOP - Wait 106 MemClk cycles */
  1239. mtsdram(SDRAM_INITPLR0, SDRAM_INITPLR_ENABLE | CMD_NOP |
  1240. SDRAM_INITPLR_IMWT_ENCODE(106));
  1241. udelay(1000);
  1242. /* precharge 4 MemClk cycles */
  1243. mtsdram(SDRAM_INITPLR1, SDRAM_INITPLR_ENABLE | CMD_PRECHARGE |
  1244. SDRAM_INITPLR_IMWT_ENCODE(4));
  1245. /* EMR2 - Wait tMRD (2 MemClk cycles) */
  1246. mtsdram(SDRAM_INITPLR2, SDRAM_INITPLR_ENABLE | emr2 |
  1247. SDRAM_INITPLR_IMWT_ENCODE(2));
  1248. /* EMR3 - Wait tMRD (2 MemClk cycles) */
  1249. mtsdram(SDRAM_INITPLR3, SDRAM_INITPLR_ENABLE | emr3 |
  1250. SDRAM_INITPLR_IMWT_ENCODE(2));
  1251. /* EMR DLL ENABLE - Wait tMRD (2 MemClk cycles) */
  1252. mtsdram(SDRAM_INITPLR4, SDRAM_INITPLR_ENABLE | emr |
  1253. SDRAM_INITPLR_IMWT_ENCODE(2));
  1254. /* MR w/ DLL reset - 200 cycle wait for DLL reset */
  1255. mtsdram(SDRAM_INITPLR5, SDRAM_INITPLR_ENABLE | mr | DLL_RESET |
  1256. SDRAM_INITPLR_IMWT_ENCODE(200));
  1257. udelay(1000);
  1258. /* precharge 4 MemClk cycles */
  1259. mtsdram(SDRAM_INITPLR6, SDRAM_INITPLR_ENABLE | CMD_PRECHARGE |
  1260. SDRAM_INITPLR_IMWT_ENCODE(4));
  1261. /* Refresh 25 MemClk cycles */
  1262. mtsdram(SDRAM_INITPLR7, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1263. SDRAM_INITPLR_IMWT_ENCODE(25));
  1264. /* Refresh 25 MemClk cycles */
  1265. mtsdram(SDRAM_INITPLR8, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1266. SDRAM_INITPLR_IMWT_ENCODE(25));
  1267. /* Refresh 25 MemClk cycles */
  1268. mtsdram(SDRAM_INITPLR9, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1269. SDRAM_INITPLR_IMWT_ENCODE(25));
  1270. /* Refresh 25 MemClk cycles */
  1271. mtsdram(SDRAM_INITPLR10, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1272. SDRAM_INITPLR_IMWT_ENCODE(25));
  1273. /* MR w/o DLL reset - Wait tMRD (2 MemClk cycles) */
  1274. mtsdram(SDRAM_INITPLR11, SDRAM_INITPLR_ENABLE | mr |
  1275. SDRAM_INITPLR_IMWT_ENCODE(2));
  1276. /* EMR OCD Default - Wait tMRD (2 MemClk cycles) */
  1277. mtsdram(SDRAM_INITPLR12, SDRAM_INITPLR_ENABLE | OCD_CALIB_DEF |
  1278. SDRAM_INITPLR_IMWT_ENCODE(2) | emr);
  1279. /* EMR OCD Exit */
  1280. mtsdram(SDRAM_INITPLR13, SDRAM_INITPLR_ENABLE | emr |
  1281. SDRAM_INITPLR_IMWT_ENCODE(2));
  1282. } else {
  1283. printf("ERROR: ucode error as unknown DDR type in program_initplr");
  1284. spd_ddr_init_hang ();
  1285. }
  1286. }
  1287. /*------------------------------------------------------------------
  1288. * This routine programs the SDRAM_MMODE register.
  1289. * the selected_cas is an output parameter, that will be passed
  1290. * by caller to call the above program_initplr( )
  1291. *-----------------------------------------------------------------*/
  1292. static void program_mode(unsigned long *dimm_populated,
  1293. unsigned char *iic0_dimm_addr,
  1294. unsigned long num_dimm_banks,
  1295. ddr_cas_id_t *selected_cas,
  1296. int *write_recovery)
  1297. {
  1298. unsigned long dimm_num;
  1299. unsigned long sdram_ddr1;
  1300. unsigned long t_wr_ns;
  1301. unsigned long t_wr_clk;
  1302. unsigned long cas_bit;
  1303. unsigned long cas_index;
  1304. unsigned long sdram_freq;
  1305. unsigned long ddr_check;
  1306. unsigned long mmode;
  1307. unsigned long tcyc_reg;
  1308. unsigned long cycle_2_0_clk;
  1309. unsigned long cycle_2_5_clk;
  1310. unsigned long cycle_3_0_clk;
  1311. unsigned long cycle_4_0_clk;
  1312. unsigned long cycle_5_0_clk;
  1313. unsigned long max_2_0_tcyc_ns_x_100;
  1314. unsigned long max_2_5_tcyc_ns_x_100;
  1315. unsigned long max_3_0_tcyc_ns_x_100;
  1316. unsigned long max_4_0_tcyc_ns_x_100;
  1317. unsigned long max_5_0_tcyc_ns_x_100;
  1318. unsigned long cycle_time_ns_x_100[3];
  1319. PPC4xx_SYS_INFO board_cfg;
  1320. unsigned char cas_2_0_available;
  1321. unsigned char cas_2_5_available;
  1322. unsigned char cas_3_0_available;
  1323. unsigned char cas_4_0_available;
  1324. unsigned char cas_5_0_available;
  1325. unsigned long sdr_ddrpll;
  1326. /*------------------------------------------------------------------
  1327. * Get the board configuration info.
  1328. *-----------------------------------------------------------------*/
  1329. get_sys_info(&board_cfg);
  1330. mfsdr(SDR0_DDR0, sdr_ddrpll);
  1331. sdram_freq = MULDIV64((board_cfg.freqPLB), SDR0_DDR0_DDRM_DECODE(sdr_ddrpll), 1);
  1332. debug("sdram_freq=%lu\n", sdram_freq);
  1333. /*------------------------------------------------------------------
  1334. * Handle the timing. We need to find the worst case timing of all
  1335. * the dimm modules installed.
  1336. *-----------------------------------------------------------------*/
  1337. t_wr_ns = 0;
  1338. cas_2_0_available = TRUE;
  1339. cas_2_5_available = TRUE;
  1340. cas_3_0_available = TRUE;
  1341. cas_4_0_available = TRUE;
  1342. cas_5_0_available = TRUE;
  1343. max_2_0_tcyc_ns_x_100 = 10;
  1344. max_2_5_tcyc_ns_x_100 = 10;
  1345. max_3_0_tcyc_ns_x_100 = 10;
  1346. max_4_0_tcyc_ns_x_100 = 10;
  1347. max_5_0_tcyc_ns_x_100 = 10;
  1348. sdram_ddr1 = TRUE;
  1349. /* loop through all the DIMM slots on the board */
  1350. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1351. /* If a dimm is installed in a particular slot ... */
  1352. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1353. if (dimm_populated[dimm_num] == SDRAM_DDR1)
  1354. sdram_ddr1 = TRUE;
  1355. else
  1356. sdram_ddr1 = FALSE;
  1357. /* t_wr_ns = max(t_wr_ns, (unsigned long)dimm_spd[dimm_num][36] >> 2); */ /* not used in this loop. */
  1358. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  1359. debug("cas_bit[SPD byte 18]=%02lx\n", cas_bit);
  1360. /* For a particular DIMM, grab the three CAS values it supports */
  1361. for (cas_index = 0; cas_index < 3; cas_index++) {
  1362. switch (cas_index) {
  1363. case 0:
  1364. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  1365. break;
  1366. case 1:
  1367. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  1368. break;
  1369. default:
  1370. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  1371. break;
  1372. }
  1373. if ((tcyc_reg & 0x0F) >= 10) {
  1374. if ((tcyc_reg & 0x0F) == 0x0D) {
  1375. /* Convert from hex to decimal */
  1376. cycle_time_ns_x_100[cas_index] =
  1377. (((tcyc_reg & 0xF0) >> 4) * 100) + 75;
  1378. } else {
  1379. printf("ERROR: SPD reported Tcyc is incorrect for DIMM "
  1380. "in slot %d\n", (unsigned int)dimm_num);
  1381. spd_ddr_init_hang ();
  1382. }
  1383. } else {
  1384. /* Convert from hex to decimal */
  1385. cycle_time_ns_x_100[cas_index] =
  1386. (((tcyc_reg & 0xF0) >> 4) * 100) +
  1387. ((tcyc_reg & 0x0F)*10);
  1388. }
  1389. debug("cas_index=%lu: cycle_time_ns_x_100=%lu\n", cas_index,
  1390. cycle_time_ns_x_100[cas_index]);
  1391. }
  1392. /* The rest of this routine determines if CAS 2.0, 2.5, 3.0, 4.0 and 5.0 are */
  1393. /* supported for a particular DIMM. */
  1394. cas_index = 0;
  1395. if (sdram_ddr1) {
  1396. /*
  1397. * DDR devices use the following bitmask for CAS latency:
  1398. * Bit 7 6 5 4 3 2 1 0
  1399. * TBD 4.0 3.5 3.0 2.5 2.0 1.5 1.0
  1400. */
  1401. if (((cas_bit & 0x40) == 0x40) && (cas_index < 3) &&
  1402. (cycle_time_ns_x_100[cas_index] != 0)) {
  1403. max_4_0_tcyc_ns_x_100 = max(max_4_0_tcyc_ns_x_100,
  1404. cycle_time_ns_x_100[cas_index]);
  1405. cas_index++;
  1406. } else {
  1407. if (cas_index != 0)
  1408. cas_index++;
  1409. cas_4_0_available = FALSE;
  1410. }
  1411. if (((cas_bit & 0x10) == 0x10) && (cas_index < 3) &&
  1412. (cycle_time_ns_x_100[cas_index] != 0)) {
  1413. max_3_0_tcyc_ns_x_100 = max(max_3_0_tcyc_ns_x_100,
  1414. cycle_time_ns_x_100[cas_index]);
  1415. cas_index++;
  1416. } else {
  1417. if (cas_index != 0)
  1418. cas_index++;
  1419. cas_3_0_available = FALSE;
  1420. }
  1421. if (((cas_bit & 0x08) == 0x08) && (cas_index < 3) &&
  1422. (cycle_time_ns_x_100[cas_index] != 0)) {
  1423. max_2_5_tcyc_ns_x_100 = max(max_2_5_tcyc_ns_x_100,
  1424. cycle_time_ns_x_100[cas_index]);
  1425. cas_index++;
  1426. } else {
  1427. if (cas_index != 0)
  1428. cas_index++;
  1429. cas_2_5_available = FALSE;
  1430. }
  1431. if (((cas_bit & 0x04) == 0x04) && (cas_index < 3) &&
  1432. (cycle_time_ns_x_100[cas_index] != 0)) {
  1433. max_2_0_tcyc_ns_x_100 = max(max_2_0_tcyc_ns_x_100,
  1434. cycle_time_ns_x_100[cas_index]);
  1435. cas_index++;
  1436. } else {
  1437. if (cas_index != 0)
  1438. cas_index++;
  1439. cas_2_0_available = FALSE;
  1440. }
  1441. } else {
  1442. /*
  1443. * DDR2 devices use the following bitmask for CAS latency:
  1444. * Bit 7 6 5 4 3 2 1 0
  1445. * TBD 6.0 5.0 4.0 3.0 2.0 TBD TBD
  1446. */
  1447. if (((cas_bit & 0x20) == 0x20) && (cas_index < 3) &&
  1448. (cycle_time_ns_x_100[cas_index] != 0)) {
  1449. max_5_0_tcyc_ns_x_100 = max(max_5_0_tcyc_ns_x_100,
  1450. cycle_time_ns_x_100[cas_index]);
  1451. cas_index++;
  1452. } else {
  1453. if (cas_index != 0)
  1454. cas_index++;
  1455. cas_5_0_available = FALSE;
  1456. }
  1457. if (((cas_bit & 0x10) == 0x10) && (cas_index < 3) &&
  1458. (cycle_time_ns_x_100[cas_index] != 0)) {
  1459. max_4_0_tcyc_ns_x_100 = max(max_4_0_tcyc_ns_x_100,
  1460. cycle_time_ns_x_100[cas_index]);
  1461. cas_index++;
  1462. } else {
  1463. if (cas_index != 0)
  1464. cas_index++;
  1465. cas_4_0_available = FALSE;
  1466. }
  1467. if (((cas_bit & 0x08) == 0x08) && (cas_index < 3) &&
  1468. (cycle_time_ns_x_100[cas_index] != 0)) {
  1469. max_3_0_tcyc_ns_x_100 = max(max_3_0_tcyc_ns_x_100,
  1470. cycle_time_ns_x_100[cas_index]);
  1471. cas_index++;
  1472. } else {
  1473. if (cas_index != 0)
  1474. cas_index++;
  1475. cas_3_0_available = FALSE;
  1476. }
  1477. }
  1478. }
  1479. }
  1480. /*------------------------------------------------------------------
  1481. * Set the SDRAM mode, SDRAM_MMODE
  1482. *-----------------------------------------------------------------*/
  1483. mfsdram(SDRAM_MMODE, mmode);
  1484. mmode = mmode & ~(SDRAM_MMODE_WR_MASK | SDRAM_MMODE_DCL_MASK);
  1485. /* add 10 here because of rounding problems */
  1486. cycle_2_0_clk = MULDIV64(ONE_BILLION, 100, max_2_0_tcyc_ns_x_100) + 10;
  1487. cycle_2_5_clk = MULDIV64(ONE_BILLION, 100, max_2_5_tcyc_ns_x_100) + 10;
  1488. cycle_3_0_clk = MULDIV64(ONE_BILLION, 100, max_3_0_tcyc_ns_x_100) + 10;
  1489. cycle_4_0_clk = MULDIV64(ONE_BILLION, 100, max_4_0_tcyc_ns_x_100) + 10;
  1490. cycle_5_0_clk = MULDIV64(ONE_BILLION, 100, max_5_0_tcyc_ns_x_100) + 10;
  1491. debug("cycle_3_0_clk=%lu\n", cycle_3_0_clk);
  1492. debug("cycle_4_0_clk=%lu\n", cycle_4_0_clk);
  1493. debug("cycle_5_0_clk=%lu\n", cycle_5_0_clk);
  1494. if (sdram_ddr1 == TRUE) { /* DDR1 */
  1495. if ((cas_2_0_available == TRUE) && (sdram_freq <= cycle_2_0_clk)) {
  1496. mmode |= SDRAM_MMODE_DCL_DDR1_2_0_CLK;
  1497. *selected_cas = DDR_CAS_2;
  1498. } else if ((cas_2_5_available == TRUE) && (sdram_freq <= cycle_2_5_clk)) {
  1499. mmode |= SDRAM_MMODE_DCL_DDR1_2_5_CLK;
  1500. *selected_cas = DDR_CAS_2_5;
  1501. } else if ((cas_3_0_available == TRUE) && (sdram_freq <= cycle_3_0_clk)) {
  1502. mmode |= SDRAM_MMODE_DCL_DDR1_3_0_CLK;
  1503. *selected_cas = DDR_CAS_3;
  1504. } else {
  1505. printf("ERROR: Cannot find a supported CAS latency with the installed DIMMs.\n");
  1506. printf("Only DIMMs DDR1 with CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  1507. printf("Make sure the PLB speed is within the supported range of the DIMMs.\n\n");
  1508. spd_ddr_init_hang ();
  1509. }
  1510. } else { /* DDR2 */
  1511. debug("cas_3_0_available=%d\n", cas_3_0_available);
  1512. debug("cas_4_0_available=%d\n", cas_4_0_available);
  1513. debug("cas_5_0_available=%d\n", cas_5_0_available);
  1514. if ((cas_3_0_available == TRUE) && (sdram_freq <= cycle_3_0_clk)) {
  1515. mmode |= SDRAM_MMODE_DCL_DDR2_3_0_CLK;
  1516. *selected_cas = DDR_CAS_3;
  1517. } else if ((cas_4_0_available == TRUE) && (sdram_freq <= cycle_4_0_clk)) {
  1518. mmode |= SDRAM_MMODE_DCL_DDR2_4_0_CLK;
  1519. *selected_cas = DDR_CAS_4;
  1520. } else if ((cas_5_0_available == TRUE) && (sdram_freq <= cycle_5_0_clk)) {
  1521. mmode |= SDRAM_MMODE_DCL_DDR2_5_0_CLK;
  1522. *selected_cas = DDR_CAS_5;
  1523. } else {
  1524. printf("ERROR: Cannot find a supported CAS latency with the installed DIMMs.\n");
  1525. printf("Only DIMMs DDR2 with CAS latencies of 3.0, 4.0, and 5.0 are supported.\n");
  1526. printf("Make sure the PLB speed is within the supported range of the DIMMs.\n");
  1527. printf("cas3=%d cas4=%d cas5=%d\n",
  1528. cas_3_0_available, cas_4_0_available, cas_5_0_available);
  1529. printf("sdram_freq=%lu cycle3=%lu cycle4=%lu cycle5=%lu\n\n",
  1530. sdram_freq, cycle_3_0_clk, cycle_4_0_clk, cycle_5_0_clk);
  1531. spd_ddr_init_hang ();
  1532. }
  1533. }
  1534. if (sdram_ddr1 == TRUE)
  1535. mmode |= SDRAM_MMODE_WR_DDR1;
  1536. else {
  1537. /* loop through all the DIMM slots on the board */
  1538. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1539. /* If a dimm is installed in a particular slot ... */
  1540. if (dimm_populated[dimm_num] != SDRAM_NONE)
  1541. t_wr_ns = max(t_wr_ns,
  1542. spd_read(iic0_dimm_addr[dimm_num], 36) >> 2);
  1543. }
  1544. /*
  1545. * convert from nanoseconds to ddr clocks
  1546. * round up if necessary
  1547. */
  1548. t_wr_clk = MULDIV64(sdram_freq, t_wr_ns, ONE_BILLION);
  1549. ddr_check = MULDIV64(ONE_BILLION, t_wr_clk, t_wr_ns);
  1550. if (sdram_freq != ddr_check)
  1551. t_wr_clk++;
  1552. switch (t_wr_clk) {
  1553. case 0:
  1554. case 1:
  1555. case 2:
  1556. case 3:
  1557. mmode |= SDRAM_MMODE_WR_DDR2_3_CYC;
  1558. break;
  1559. case 4:
  1560. mmode |= SDRAM_MMODE_WR_DDR2_4_CYC;
  1561. break;
  1562. case 5:
  1563. mmode |= SDRAM_MMODE_WR_DDR2_5_CYC;
  1564. break;
  1565. default:
  1566. mmode |= SDRAM_MMODE_WR_DDR2_6_CYC;
  1567. break;
  1568. }
  1569. *write_recovery = t_wr_clk;
  1570. }
  1571. debug("CAS latency = %d\n", *selected_cas);
  1572. debug("Write recovery = %d\n", *write_recovery);
  1573. mtsdram(SDRAM_MMODE, mmode);
  1574. }
  1575. /*-----------------------------------------------------------------------------+
  1576. * program_rtr.
  1577. *-----------------------------------------------------------------------------*/
  1578. static void program_rtr(unsigned long *dimm_populated,
  1579. unsigned char *iic0_dimm_addr,
  1580. unsigned long num_dimm_banks)
  1581. {
  1582. PPC4xx_SYS_INFO board_cfg;
  1583. unsigned long max_refresh_rate;
  1584. unsigned long dimm_num;
  1585. unsigned long refresh_rate_type;
  1586. unsigned long refresh_rate;
  1587. unsigned long rint;
  1588. unsigned long sdram_freq;
  1589. unsigned long sdr_ddrpll;
  1590. unsigned long val;
  1591. /*------------------------------------------------------------------
  1592. * Get the board configuration info.
  1593. *-----------------------------------------------------------------*/
  1594. get_sys_info(&board_cfg);
  1595. /*------------------------------------------------------------------
  1596. * Set the SDRAM Refresh Timing Register, SDRAM_RTR
  1597. *-----------------------------------------------------------------*/
  1598. mfsdr(SDR0_DDR0, sdr_ddrpll);
  1599. sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  1600. max_refresh_rate = 0;
  1601. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1602. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1603. refresh_rate_type = spd_read(iic0_dimm_addr[dimm_num], 12);
  1604. refresh_rate_type &= 0x7F;
  1605. switch (refresh_rate_type) {
  1606. case 0:
  1607. refresh_rate = 15625;
  1608. break;
  1609. case 1:
  1610. refresh_rate = 3906;
  1611. break;
  1612. case 2:
  1613. refresh_rate = 7812;
  1614. break;
  1615. case 3:
  1616. refresh_rate = 31250;
  1617. break;
  1618. case 4:
  1619. refresh_rate = 62500;
  1620. break;
  1621. case 5:
  1622. refresh_rate = 125000;
  1623. break;
  1624. default:
  1625. refresh_rate = 0;
  1626. printf("ERROR: DIMM %d unsupported refresh rate/type.\n",
  1627. (unsigned int)dimm_num);
  1628. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1629. spd_ddr_init_hang ();
  1630. break;
  1631. }
  1632. max_refresh_rate = max(max_refresh_rate, refresh_rate);
  1633. }
  1634. }
  1635. rint = MULDIV64(sdram_freq, max_refresh_rate, ONE_BILLION);
  1636. mfsdram(SDRAM_RTR, val);
  1637. mtsdram(SDRAM_RTR, (val & ~SDRAM_RTR_RINT_MASK) |
  1638. (SDRAM_RTR_RINT_ENCODE(rint)));
  1639. }
  1640. /*------------------------------------------------------------------
  1641. * This routine programs the SDRAM_TRx registers.
  1642. *-----------------------------------------------------------------*/
  1643. static void program_tr(unsigned long *dimm_populated,
  1644. unsigned char *iic0_dimm_addr,
  1645. unsigned long num_dimm_banks)
  1646. {
  1647. unsigned long dimm_num;
  1648. unsigned long sdram_ddr1;
  1649. unsigned long t_rp_ns;
  1650. unsigned long t_rcd_ns;
  1651. unsigned long t_rrd_ns;
  1652. unsigned long t_ras_ns;
  1653. unsigned long t_rc_ns;
  1654. unsigned long t_rfc_ns;
  1655. unsigned long t_wpc_ns;
  1656. unsigned long t_wtr_ns;
  1657. unsigned long t_rpc_ns;
  1658. unsigned long t_rp_clk;
  1659. unsigned long t_rcd_clk;
  1660. unsigned long t_rrd_clk;
  1661. unsigned long t_ras_clk;
  1662. unsigned long t_rc_clk;
  1663. unsigned long t_rfc_clk;
  1664. unsigned long t_wpc_clk;
  1665. unsigned long t_wtr_clk;
  1666. unsigned long t_rpc_clk;
  1667. unsigned long sdtr1, sdtr2, sdtr3;
  1668. unsigned long ddr_check;
  1669. unsigned long sdram_freq;
  1670. unsigned long sdr_ddrpll;
  1671. PPC4xx_SYS_INFO board_cfg;
  1672. /*------------------------------------------------------------------
  1673. * Get the board configuration info.
  1674. *-----------------------------------------------------------------*/
  1675. get_sys_info(&board_cfg);
  1676. mfsdr(SDR0_DDR0, sdr_ddrpll);
  1677. sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  1678. /*------------------------------------------------------------------
  1679. * Handle the timing. We need to find the worst case timing of all
  1680. * the dimm modules installed.
  1681. *-----------------------------------------------------------------*/
  1682. t_rp_ns = 0;
  1683. t_rrd_ns = 0;
  1684. t_rcd_ns = 0;
  1685. t_ras_ns = 0;
  1686. t_rc_ns = 0;
  1687. t_rfc_ns = 0;
  1688. t_wpc_ns = 0;
  1689. t_wtr_ns = 0;
  1690. t_rpc_ns = 0;
  1691. sdram_ddr1 = TRUE;
  1692. /* loop through all the DIMM slots on the board */
  1693. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1694. /* If a dimm is installed in a particular slot ... */
  1695. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1696. if (dimm_populated[dimm_num] == SDRAM_DDR2)
  1697. sdram_ddr1 = TRUE;
  1698. else
  1699. sdram_ddr1 = FALSE;
  1700. t_rcd_ns = max(t_rcd_ns, spd_read(iic0_dimm_addr[dimm_num], 29) >> 2);
  1701. t_rrd_ns = max(t_rrd_ns, spd_read(iic0_dimm_addr[dimm_num], 28) >> 2);
  1702. t_rp_ns = max(t_rp_ns, spd_read(iic0_dimm_addr[dimm_num], 27) >> 2);
  1703. t_ras_ns = max(t_ras_ns, spd_read(iic0_dimm_addr[dimm_num], 30));
  1704. t_rc_ns = max(t_rc_ns, spd_read(iic0_dimm_addr[dimm_num], 41));
  1705. t_rfc_ns = max(t_rfc_ns, spd_read(iic0_dimm_addr[dimm_num], 42));
  1706. }
  1707. }
  1708. /*------------------------------------------------------------------
  1709. * Set the SDRAM Timing Reg 1, SDRAM_TR1
  1710. *-----------------------------------------------------------------*/
  1711. mfsdram(SDRAM_SDTR1, sdtr1);
  1712. sdtr1 &= ~(SDRAM_SDTR1_LDOF_MASK | SDRAM_SDTR1_RTW_MASK |
  1713. SDRAM_SDTR1_WTWO_MASK | SDRAM_SDTR1_RTRO_MASK);
  1714. /* default values */
  1715. sdtr1 |= SDRAM_SDTR1_LDOF_2_CLK;
  1716. sdtr1 |= SDRAM_SDTR1_RTW_2_CLK;
  1717. /* normal operations */
  1718. sdtr1 |= SDRAM_SDTR1_WTWO_0_CLK;
  1719. sdtr1 |= SDRAM_SDTR1_RTRO_1_CLK;
  1720. mtsdram(SDRAM_SDTR1, sdtr1);
  1721. /*------------------------------------------------------------------
  1722. * Set the SDRAM Timing Reg 2, SDRAM_TR2
  1723. *-----------------------------------------------------------------*/
  1724. mfsdram(SDRAM_SDTR2, sdtr2);
  1725. sdtr2 &= ~(SDRAM_SDTR2_RCD_MASK | SDRAM_SDTR2_WTR_MASK |
  1726. SDRAM_SDTR2_XSNR_MASK | SDRAM_SDTR2_WPC_MASK |
  1727. SDRAM_SDTR2_RPC_MASK | SDRAM_SDTR2_RP_MASK |
  1728. SDRAM_SDTR2_RRD_MASK);
  1729. /*
  1730. * convert t_rcd from nanoseconds to ddr clocks
  1731. * round up if necessary
  1732. */
  1733. t_rcd_clk = MULDIV64(sdram_freq, t_rcd_ns, ONE_BILLION);
  1734. ddr_check = MULDIV64(ONE_BILLION, t_rcd_clk, t_rcd_ns);
  1735. if (sdram_freq != ddr_check)
  1736. t_rcd_clk++;
  1737. switch (t_rcd_clk) {
  1738. case 0:
  1739. case 1:
  1740. sdtr2 |= SDRAM_SDTR2_RCD_1_CLK;
  1741. break;
  1742. case 2:
  1743. sdtr2 |= SDRAM_SDTR2_RCD_2_CLK;
  1744. break;
  1745. case 3:
  1746. sdtr2 |= SDRAM_SDTR2_RCD_3_CLK;
  1747. break;
  1748. case 4:
  1749. sdtr2 |= SDRAM_SDTR2_RCD_4_CLK;
  1750. break;
  1751. default:
  1752. sdtr2 |= SDRAM_SDTR2_RCD_5_CLK;
  1753. break;
  1754. }
  1755. if (sdram_ddr1 == TRUE) { /* DDR1 */
  1756. if (sdram_freq < 200000000) {
  1757. sdtr2 |= SDRAM_SDTR2_WTR_1_CLK;
  1758. sdtr2 |= SDRAM_SDTR2_WPC_2_CLK;
  1759. sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
  1760. } else {
  1761. sdtr2 |= SDRAM_SDTR2_WTR_2_CLK;
  1762. sdtr2 |= SDRAM_SDTR2_WPC_3_CLK;
  1763. sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
  1764. }
  1765. } else { /* DDR2 */
  1766. /* loop through all the DIMM slots on the board */
  1767. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1768. /* If a dimm is installed in a particular slot ... */
  1769. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1770. t_wpc_ns = max(t_wtr_ns, spd_read(iic0_dimm_addr[dimm_num], 36) >> 2);
  1771. t_wtr_ns = max(t_wtr_ns, spd_read(iic0_dimm_addr[dimm_num], 37) >> 2);
  1772. t_rpc_ns = max(t_rpc_ns, spd_read(iic0_dimm_addr[dimm_num], 38) >> 2);
  1773. }
  1774. }
  1775. /*
  1776. * convert from nanoseconds to ddr clocks
  1777. * round up if necessary
  1778. */
  1779. t_wpc_clk = MULDIV64(sdram_freq, t_wpc_ns, ONE_BILLION);
  1780. ddr_check = MULDIV64(ONE_BILLION, t_wpc_clk, t_wpc_ns);
  1781. if (sdram_freq != ddr_check)
  1782. t_wpc_clk++;
  1783. switch (t_wpc_clk) {
  1784. case 0:
  1785. case 1:
  1786. case 2:
  1787. sdtr2 |= SDRAM_SDTR2_WPC_2_CLK;
  1788. break;
  1789. case 3:
  1790. sdtr2 |= SDRAM_SDTR2_WPC_3_CLK;
  1791. break;
  1792. case 4:
  1793. sdtr2 |= SDRAM_SDTR2_WPC_4_CLK;
  1794. break;
  1795. case 5:
  1796. sdtr2 |= SDRAM_SDTR2_WPC_5_CLK;
  1797. break;
  1798. default:
  1799. sdtr2 |= SDRAM_SDTR2_WPC_6_CLK;
  1800. break;
  1801. }
  1802. /*
  1803. * convert from nanoseconds to ddr clocks
  1804. * round up if necessary
  1805. */
  1806. t_wtr_clk = MULDIV64(sdram_freq, t_wtr_ns, ONE_BILLION);
  1807. ddr_check = MULDIV64(ONE_BILLION, t_wtr_clk, t_wtr_ns);
  1808. if (sdram_freq != ddr_check)
  1809. t_wtr_clk++;
  1810. switch (t_wtr_clk) {
  1811. case 0:
  1812. case 1:
  1813. sdtr2 |= SDRAM_SDTR2_WTR_1_CLK;
  1814. break;
  1815. case 2:
  1816. sdtr2 |= SDRAM_SDTR2_WTR_2_CLK;
  1817. break;
  1818. case 3:
  1819. sdtr2 |= SDRAM_SDTR2_WTR_3_CLK;
  1820. break;
  1821. default:
  1822. sdtr2 |= SDRAM_SDTR2_WTR_4_CLK;
  1823. break;
  1824. }
  1825. /*
  1826. * convert from nanoseconds to ddr clocks
  1827. * round up if necessary
  1828. */
  1829. t_rpc_clk = MULDIV64(sdram_freq, t_rpc_ns, ONE_BILLION);
  1830. ddr_check = MULDIV64(ONE_BILLION, t_rpc_clk, t_rpc_ns);
  1831. if (sdram_freq != ddr_check)
  1832. t_rpc_clk++;
  1833. switch (t_rpc_clk) {
  1834. case 0:
  1835. case 1:
  1836. case 2:
  1837. sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
  1838. break;
  1839. case 3:
  1840. sdtr2 |= SDRAM_SDTR2_RPC_3_CLK;
  1841. break;
  1842. default:
  1843. sdtr2 |= SDRAM_SDTR2_RPC_4_CLK;
  1844. break;
  1845. }
  1846. }
  1847. /* default value */
  1848. sdtr2 |= SDRAM_SDTR2_XSNR_16_CLK;
  1849. /*
  1850. * convert t_rrd from nanoseconds to ddr clocks
  1851. * round up if necessary
  1852. */
  1853. t_rrd_clk = MULDIV64(sdram_freq, t_rrd_ns, ONE_BILLION);
  1854. ddr_check = MULDIV64(ONE_BILLION, t_rrd_clk, t_rrd_ns);
  1855. if (sdram_freq != ddr_check)
  1856. t_rrd_clk++;
  1857. if (t_rrd_clk == 3)
  1858. sdtr2 |= SDRAM_SDTR2_RRD_3_CLK;
  1859. else
  1860. sdtr2 |= SDRAM_SDTR2_RRD_2_CLK;
  1861. /*
  1862. * convert t_rp from nanoseconds to ddr clocks
  1863. * round up if necessary
  1864. */
  1865. t_rp_clk = MULDIV64(sdram_freq, t_rp_ns, ONE_BILLION);
  1866. ddr_check = MULDIV64(ONE_BILLION, t_rp_clk, t_rp_ns);
  1867. if (sdram_freq != ddr_check)
  1868. t_rp_clk++;
  1869. switch (t_rp_clk) {
  1870. case 0:
  1871. case 1:
  1872. case 2:
  1873. case 3:
  1874. sdtr2 |= SDRAM_SDTR2_RP_3_CLK;
  1875. break;
  1876. case 4:
  1877. sdtr2 |= SDRAM_SDTR2_RP_4_CLK;
  1878. break;
  1879. case 5:
  1880. sdtr2 |= SDRAM_SDTR2_RP_5_CLK;
  1881. break;
  1882. case 6:
  1883. sdtr2 |= SDRAM_SDTR2_RP_6_CLK;
  1884. break;
  1885. default:
  1886. sdtr2 |= SDRAM_SDTR2_RP_7_CLK;
  1887. break;
  1888. }
  1889. mtsdram(SDRAM_SDTR2, sdtr2);
  1890. /*------------------------------------------------------------------
  1891. * Set the SDRAM Timing Reg 3, SDRAM_TR3
  1892. *-----------------------------------------------------------------*/
  1893. mfsdram(SDRAM_SDTR3, sdtr3);
  1894. sdtr3 &= ~(SDRAM_SDTR3_RAS_MASK | SDRAM_SDTR3_RC_MASK |
  1895. SDRAM_SDTR3_XCS_MASK | SDRAM_SDTR3_RFC_MASK);
  1896. /*
  1897. * convert t_ras from nanoseconds to ddr clocks
  1898. * round up if necessary
  1899. */
  1900. t_ras_clk = MULDIV64(sdram_freq, t_ras_ns, ONE_BILLION);
  1901. ddr_check = MULDIV64(ONE_BILLION, t_ras_clk, t_ras_ns);
  1902. if (sdram_freq != ddr_check)
  1903. t_ras_clk++;
  1904. sdtr3 |= SDRAM_SDTR3_RAS_ENCODE(t_ras_clk);
  1905. /*
  1906. * convert t_rc from nanoseconds to ddr clocks
  1907. * round up if necessary
  1908. */
  1909. t_rc_clk = MULDIV64(sdram_freq, t_rc_ns, ONE_BILLION);
  1910. ddr_check = MULDIV64(ONE_BILLION, t_rc_clk, t_rc_ns);
  1911. if (sdram_freq != ddr_check)
  1912. t_rc_clk++;
  1913. sdtr3 |= SDRAM_SDTR3_RC_ENCODE(t_rc_clk);
  1914. /* default xcs value */
  1915. sdtr3 |= SDRAM_SDTR3_XCS;
  1916. /*
  1917. * convert t_rfc from nanoseconds to ddr clocks
  1918. * round up if necessary
  1919. */
  1920. t_rfc_clk = MULDIV64(sdram_freq, t_rfc_ns, ONE_BILLION);
  1921. ddr_check = MULDIV64(ONE_BILLION, t_rfc_clk, t_rfc_ns);
  1922. if (sdram_freq != ddr_check)
  1923. t_rfc_clk++;
  1924. sdtr3 |= SDRAM_SDTR3_RFC_ENCODE(t_rfc_clk);
  1925. mtsdram(SDRAM_SDTR3, sdtr3);
  1926. }
  1927. /*-----------------------------------------------------------------------------+
  1928. * program_bxcf.
  1929. *-----------------------------------------------------------------------------*/
  1930. static void program_bxcf(unsigned long *dimm_populated,
  1931. unsigned char *iic0_dimm_addr,
  1932. unsigned long num_dimm_banks)
  1933. {
  1934. unsigned long dimm_num;
  1935. unsigned long num_col_addr;
  1936. unsigned long num_ranks;
  1937. unsigned long num_banks;
  1938. unsigned long mode;
  1939. unsigned long ind_rank;
  1940. unsigned long ind;
  1941. unsigned long ind_bank;
  1942. unsigned long bank_0_populated;
  1943. /*------------------------------------------------------------------
  1944. * Set the BxCF regs. First, wipe out the bank config registers.
  1945. *-----------------------------------------------------------------*/
  1946. mtsdram(SDRAM_MB0CF, 0x00000000);
  1947. mtsdram(SDRAM_MB1CF, 0x00000000);
  1948. mtsdram(SDRAM_MB2CF, 0x00000000);
  1949. mtsdram(SDRAM_MB3CF, 0x00000000);
  1950. mode = SDRAM_BXCF_M_BE_ENABLE;
  1951. bank_0_populated = 0;
  1952. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1953. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1954. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  1955. num_ranks = spd_read(iic0_dimm_addr[dimm_num], 5);
  1956. if ((spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
  1957. num_ranks = (num_ranks & 0x0F) +1;
  1958. else
  1959. num_ranks = num_ranks & 0x0F;
  1960. num_banks = spd_read(iic0_dimm_addr[dimm_num], 17);
  1961. for (ind_bank = 0; ind_bank < 2; ind_bank++) {
  1962. if (num_banks == 4)
  1963. ind = 0;
  1964. else
  1965. ind = 5 << 8;
  1966. switch (num_col_addr) {
  1967. case 0x08:
  1968. mode |= (SDRAM_BXCF_M_AM_0 + ind);
  1969. break;
  1970. case 0x09:
  1971. mode |= (SDRAM_BXCF_M_AM_1 + ind);
  1972. break;
  1973. case 0x0A:
  1974. mode |= (SDRAM_BXCF_M_AM_2 + ind);
  1975. break;
  1976. case 0x0B:
  1977. mode |= (SDRAM_BXCF_M_AM_3 + ind);
  1978. break;
  1979. case 0x0C:
  1980. mode |= (SDRAM_BXCF_M_AM_4 + ind);
  1981. break;
  1982. default:
  1983. printf("DDR-SDRAM: DIMM %d BxCF configuration.\n",
  1984. (unsigned int)dimm_num);
  1985. printf("ERROR: Unsupported value for number of "
  1986. "column addresses: %d.\n", (unsigned int)num_col_addr);
  1987. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1988. spd_ddr_init_hang ();
  1989. }
  1990. }
  1991. if ((dimm_populated[dimm_num] != SDRAM_NONE)&& (dimm_num ==1))
  1992. bank_0_populated = 1;
  1993. for (ind_rank = 0; ind_rank < num_ranks; ind_rank++) {
  1994. mtsdram(SDRAM_MB0CF +
  1995. ((dimm_num + bank_0_populated + ind_rank) << 2),
  1996. mode);
  1997. }
  1998. }
  1999. }
  2000. }
  2001. /*------------------------------------------------------------------
  2002. * program memory queue.
  2003. *-----------------------------------------------------------------*/
  2004. static void program_memory_queue(unsigned long *dimm_populated,
  2005. unsigned char *iic0_dimm_addr,
  2006. unsigned long num_dimm_banks)
  2007. {
  2008. unsigned long dimm_num;
  2009. phys_size_t rank_base_addr;
  2010. unsigned long rank_reg;
  2011. phys_size_t rank_size_bytes;
  2012. unsigned long rank_size_id;
  2013. unsigned long num_ranks;
  2014. unsigned long baseadd_size;
  2015. unsigned long i;
  2016. unsigned long bank_0_populated = 0;
  2017. phys_size_t total_size = 0;
  2018. /*------------------------------------------------------------------
  2019. * Reset the rank_base_address.
  2020. *-----------------------------------------------------------------*/
  2021. rank_reg = SDRAM_R0BAS;
  2022. rank_base_addr = 0x00000000;
  2023. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  2024. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  2025. num_ranks = spd_read(iic0_dimm_addr[dimm_num], 5);
  2026. if ((spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
  2027. num_ranks = (num_ranks & 0x0F) + 1;
  2028. else
  2029. num_ranks = num_ranks & 0x0F;
  2030. rank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  2031. /*------------------------------------------------------------------
  2032. * Set the sizes
  2033. *-----------------------------------------------------------------*/
  2034. baseadd_size = 0;
  2035. switch (rank_size_id) {
  2036. case 0x01:
  2037. baseadd_size |= SDRAM_RXBAS_SDSZ_1024;
  2038. total_size = 1024;
  2039. break;
  2040. case 0x02:
  2041. baseadd_size |= SDRAM_RXBAS_SDSZ_2048;
  2042. total_size = 2048;
  2043. break;
  2044. case 0x04:
  2045. baseadd_size |= SDRAM_RXBAS_SDSZ_4096;
  2046. total_size = 4096;
  2047. break;
  2048. case 0x08:
  2049. baseadd_size |= SDRAM_RXBAS_SDSZ_32;
  2050. total_size = 32;
  2051. break;
  2052. case 0x10:
  2053. baseadd_size |= SDRAM_RXBAS_SDSZ_64;
  2054. total_size = 64;
  2055. break;
  2056. case 0x20:
  2057. baseadd_size |= SDRAM_RXBAS_SDSZ_128;
  2058. total_size = 128;
  2059. break;
  2060. case 0x40:
  2061. baseadd_size |= SDRAM_RXBAS_SDSZ_256;
  2062. total_size = 256;
  2063. break;
  2064. case 0x80:
  2065. baseadd_size |= SDRAM_RXBAS_SDSZ_512;
  2066. total_size = 512;
  2067. break;
  2068. default:
  2069. printf("DDR-SDRAM: DIMM %d memory queue configuration.\n",
  2070. (unsigned int)dimm_num);
  2071. printf("ERROR: Unsupported value for the banksize: %d.\n",
  2072. (unsigned int)rank_size_id);
  2073. printf("Replace the DIMM module with a supported DIMM.\n\n");
  2074. spd_ddr_init_hang ();
  2075. }
  2076. rank_size_bytes = total_size << 20;
  2077. if ((dimm_populated[dimm_num] != SDRAM_NONE) && (dimm_num == 1))
  2078. bank_0_populated = 1;
  2079. for (i = 0; i < num_ranks; i++) {
  2080. mtdcr_any(rank_reg+i+dimm_num+bank_0_populated,
  2081. (SDRAM_RXBAS_SDBA_ENCODE(rank_base_addr) |
  2082. baseadd_size));
  2083. rank_base_addr += rank_size_bytes;
  2084. }
  2085. }
  2086. }
  2087. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2088. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  2089. defined(CONFIG_460SX)
  2090. /*
  2091. * Enable high bandwidth access
  2092. * This is currently not used, but with this setup
  2093. * it is possible to use it later on in e.g. the Linux
  2094. * EMAC driver for performance gain.
  2095. */
  2096. mtdcr(SDRAM_PLBADDULL, 0x00000000); /* MQ0_BAUL */
  2097. mtdcr(SDRAM_PLBADDUHB, 0x00000008); /* MQ0_BAUH */
  2098. /*
  2099. * Set optimal value for Memory Queue HB/LL Configuration registers
  2100. */
  2101. mtdcr(SDRAM_CONF1HB, (mfdcr(SDRAM_CONF1HB) & ~SDRAM_CONF1HB_MASK) |
  2102. SDRAM_CONF1HB_AAFR | SDRAM_CONF1HB_RPEN | SDRAM_CONF1HB_RFTE |
  2103. SDRAM_CONF1HB_RPLM | SDRAM_CONF1HB_WRCL);
  2104. mtdcr(SDRAM_CONF1LL, (mfdcr(SDRAM_CONF1LL) & ~SDRAM_CONF1LL_MASK) |
  2105. SDRAM_CONF1LL_AAFR | SDRAM_CONF1LL_RPEN | SDRAM_CONF1LL_RFTE |
  2106. SDRAM_CONF1LL_RPLM);
  2107. mtdcr(SDRAM_CONFPATHB, mfdcr(SDRAM_CONFPATHB) | SDRAM_CONFPATHB_TPEN);
  2108. #endif
  2109. }
  2110. #ifdef CONFIG_DDR_ECC
  2111. /*-----------------------------------------------------------------------------+
  2112. * program_ecc.
  2113. *-----------------------------------------------------------------------------*/
  2114. static void program_ecc(unsigned long *dimm_populated,
  2115. unsigned char *iic0_dimm_addr,
  2116. unsigned long num_dimm_banks,
  2117. unsigned long tlb_word2_i_value)
  2118. {
  2119. unsigned long dimm_num;
  2120. unsigned long ecc;
  2121. ecc = 0;
  2122. /* loop through all the DIMM slots on the board */
  2123. for (dimm_num = 0; dimm_num < MAXDIMMS; dimm_num++) {
  2124. /* If a dimm is installed in a particular slot ... */
  2125. if (dimm_populated[dimm_num] != SDRAM_NONE)
  2126. ecc = max(ecc, spd_read(iic0_dimm_addr[dimm_num], 11));
  2127. }
  2128. if (ecc == 0)
  2129. return;
  2130. do_program_ecc(tlb_word2_i_value);
  2131. }
  2132. #endif
  2133. #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2134. /*-----------------------------------------------------------------------------+
  2135. * program_DQS_calibration.
  2136. *-----------------------------------------------------------------------------*/
  2137. static void program_DQS_calibration(unsigned long *dimm_populated,
  2138. unsigned char *iic0_dimm_addr,
  2139. unsigned long num_dimm_banks)
  2140. {
  2141. unsigned long val;
  2142. #ifdef HARD_CODED_DQS /* calibration test with hardvalues */
  2143. mtsdram(SDRAM_RQDC, 0x80000037);
  2144. mtsdram(SDRAM_RDCC, 0x40000000);
  2145. mtsdram(SDRAM_RFDC, 0x000001DF);
  2146. test();
  2147. #else
  2148. /*------------------------------------------------------------------
  2149. * Program RDCC register
  2150. * Read sample cycle auto-update enable
  2151. *-----------------------------------------------------------------*/
  2152. mfsdram(SDRAM_RDCC, val);
  2153. mtsdram(SDRAM_RDCC,
  2154. (val & ~(SDRAM_RDCC_RDSS_MASK | SDRAM_RDCC_RSAE_MASK))
  2155. | SDRAM_RDCC_RSAE_ENABLE);
  2156. /*------------------------------------------------------------------
  2157. * Program RQDC register
  2158. * Internal DQS delay mechanism enable
  2159. *-----------------------------------------------------------------*/
  2160. mtsdram(SDRAM_RQDC, (SDRAM_RQDC_RQDE_ENABLE|SDRAM_RQDC_RQFD_ENCODE(0x38)));
  2161. /*------------------------------------------------------------------
  2162. * Program RFDC register
  2163. * Set Feedback Fractional Oversample
  2164. * Auto-detect read sample cycle enable
  2165. * Set RFOS to 1/4 of memclk cycle (0x3f)
  2166. *-----------------------------------------------------------------*/
  2167. mfsdram(SDRAM_RFDC, val);
  2168. mtsdram(SDRAM_RFDC,
  2169. (val & ~(SDRAM_RFDC_ARSE_MASK | SDRAM_RFDC_RFOS_MASK |
  2170. SDRAM_RFDC_RFFD_MASK))
  2171. | (SDRAM_RFDC_ARSE_ENABLE | SDRAM_RFDC_RFOS_ENCODE(0x3f) |
  2172. SDRAM_RFDC_RFFD_ENCODE(0)));
  2173. DQS_calibration_process();
  2174. #endif
  2175. }
  2176. static int short_mem_test(void)
  2177. {
  2178. u32 *membase;
  2179. u32 bxcr_num;
  2180. u32 bxcf;
  2181. int i;
  2182. int j;
  2183. phys_size_t base_addr;
  2184. u32 test[NUMMEMTESTS][NUMMEMWORDS] = {
  2185. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  2186. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
  2187. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  2188. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
  2189. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  2190. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
  2191. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  2192. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
  2193. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  2194. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
  2195. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  2196. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
  2197. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  2198. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
  2199. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  2200. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55} };
  2201. int l;
  2202. for (bxcr_num = 0; bxcr_num < MAXBXCF; bxcr_num++) {
  2203. mfsdram(SDRAM_MB0CF + (bxcr_num << 2), bxcf);
  2204. /* Banks enabled */
  2205. if ((bxcf & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
  2206. /* Bank is enabled */
  2207. /*
  2208. * Only run test on accessable memory (below 2GB)
  2209. */
  2210. base_addr = SDRAM_RXBAS_SDBA_DECODE(mfdcr_any(SDRAM_R0BAS+bxcr_num));
  2211. if (base_addr >= CONFIG_MAX_MEM_MAPPED)
  2212. continue;
  2213. /*------------------------------------------------------------------
  2214. * Run the short memory test.
  2215. *-----------------------------------------------------------------*/
  2216. membase = (u32 *)(u32)base_addr;
  2217. for (i = 0; i < NUMMEMTESTS; i++) {
  2218. for (j = 0; j < NUMMEMWORDS; j++) {
  2219. membase[j] = test[i][j];
  2220. ppcDcbf((u32)&(membase[j]));
  2221. }
  2222. sync();
  2223. for (l=0; l<NUMLOOPS; l++) {
  2224. for (j = 0; j < NUMMEMWORDS; j++) {
  2225. if (membase[j] != test[i][j]) {
  2226. ppcDcbf((u32)&(membase[j]));
  2227. return 0;
  2228. }
  2229. ppcDcbf((u32)&(membase[j]));
  2230. }
  2231. sync();
  2232. }
  2233. }
  2234. } /* if bank enabled */
  2235. } /* for bxcf_num */
  2236. return 1;
  2237. }
  2238. #ifndef HARD_CODED_DQS
  2239. /*-----------------------------------------------------------------------------+
  2240. * DQS_calibration_process.
  2241. *-----------------------------------------------------------------------------*/
  2242. static void DQS_calibration_process(void)
  2243. {
  2244. unsigned long rfdc_reg;
  2245. unsigned long rffd;
  2246. unsigned long val;
  2247. long rffd_average;
  2248. long max_start;
  2249. long min_end;
  2250. unsigned long begin_rqfd[MAXRANKS];
  2251. unsigned long begin_rffd[MAXRANKS];
  2252. unsigned long end_rqfd[MAXRANKS];
  2253. unsigned long end_rffd[MAXRANKS];
  2254. char window_found;
  2255. unsigned long dlycal;
  2256. unsigned long dly_val;
  2257. unsigned long max_pass_length;
  2258. unsigned long current_pass_length;
  2259. unsigned long current_fail_length;
  2260. unsigned long current_start;
  2261. long max_end;
  2262. unsigned char fail_found;
  2263. unsigned char pass_found;
  2264. #if !defined(CONFIG_DDR_RQDC_FIXED)
  2265. u32 rqdc_reg;
  2266. u32 rqfd;
  2267. u32 rqfd_start;
  2268. u32 rqfd_average;
  2269. int loopi = 0;
  2270. char str[] = "Auto calibration -";
  2271. char slash[] = "\\|/-\\|/-";
  2272. /*------------------------------------------------------------------
  2273. * Test to determine the best read clock delay tuning bits.
  2274. *
  2275. * Before the DDR controller can be used, the read clock delay needs to be
  2276. * set. This is SDRAM_RQDC[RQFD] and SDRAM_RFDC[RFFD].
  2277. * This value cannot be hardcoded into the program because it changes
  2278. * depending on the board's setup and environment.
  2279. * To do this, all delay values are tested to see if they
  2280. * work or not. By doing this, you get groups of fails with groups of
  2281. * passing values. The idea is to find the start and end of a passing
  2282. * window and take the center of it to use as the read clock delay.
  2283. *
  2284. * A failure has to be seen first so that when we hit a pass, we know
  2285. * that it is truely the start of the window. If we get passing values
  2286. * to start off with, we don't know if we are at the start of the window.
  2287. *
  2288. * The code assumes that a failure will always be found.
  2289. * If a failure is not found, there is no easy way to get the middle
  2290. * of the passing window. I guess we can pretty much pick any value
  2291. * but some values will be better than others. Since the lowest speed
  2292. * we can clock the DDR interface at is 200 MHz (2x 100 MHz PLB speed),
  2293. * from experimentation it is safe to say you will always have a failure.
  2294. *-----------------------------------------------------------------*/
  2295. /* first fix RQDC[RQFD] to an average of 80 degre phase shift to find RFDC[RFFD] */
  2296. rqfd_start = 64; /* test-only: don't know if this is the _best_ start value */
  2297. puts(str);
  2298. calibration_loop:
  2299. mfsdram(SDRAM_RQDC, rqdc_reg);
  2300. mtsdram(SDRAM_RQDC, (rqdc_reg & ~SDRAM_RQDC_RQFD_MASK) |
  2301. SDRAM_RQDC_RQFD_ENCODE(rqfd_start));
  2302. #else /* CONFIG_DDR_RQDC_FIXED */
  2303. /*
  2304. * On Katmai the complete auto-calibration somehow doesn't seem to
  2305. * produce the best results, meaning optimal values for RQFD/RFFD.
  2306. * This was discovered by GDA using a high bandwidth scope,
  2307. * analyzing the DDR2 signals. GDA provided a fixed value for RQFD,
  2308. * so now on Katmai "only" RFFD is auto-calibrated.
  2309. */
  2310. mtsdram(SDRAM_RQDC, CONFIG_DDR_RQDC_FIXED);
  2311. #endif /* CONFIG_DDR_RQDC_FIXED */
  2312. max_start = 0;
  2313. min_end = 0;
  2314. begin_rqfd[0] = 0;
  2315. begin_rffd[0] = 0;
  2316. begin_rqfd[1] = 0;
  2317. begin_rffd[1] = 0;
  2318. end_rqfd[0] = 0;
  2319. end_rffd[0] = 0;
  2320. end_rqfd[1] = 0;
  2321. end_rffd[1] = 0;
  2322. window_found = FALSE;
  2323. max_pass_length = 0;
  2324. max_start = 0;
  2325. max_end = 0;
  2326. current_pass_length = 0;
  2327. current_fail_length = 0;
  2328. current_start = 0;
  2329. window_found = FALSE;
  2330. fail_found = FALSE;
  2331. pass_found = FALSE;
  2332. /*
  2333. * get the delay line calibration register value
  2334. */
  2335. mfsdram(SDRAM_DLCR, dlycal);
  2336. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  2337. for (rffd = 0; rffd <= SDRAM_RFDC_RFFD_MAX; rffd++) {
  2338. mfsdram(SDRAM_RFDC, rfdc_reg);
  2339. rfdc_reg &= ~(SDRAM_RFDC_RFFD_MASK);
  2340. /*------------------------------------------------------------------
  2341. * Set the timing reg for the test.
  2342. *-----------------------------------------------------------------*/
  2343. mtsdram(SDRAM_RFDC, rfdc_reg | SDRAM_RFDC_RFFD_ENCODE(rffd));
  2344. /*------------------------------------------------------------------
  2345. * See if the rffd value passed.
  2346. *-----------------------------------------------------------------*/
  2347. if (short_mem_test()) {
  2348. if (fail_found == TRUE) {
  2349. pass_found = TRUE;
  2350. if (current_pass_length == 0)
  2351. current_start = rffd;
  2352. current_fail_length = 0;
  2353. current_pass_length++;
  2354. if (current_pass_length > max_pass_length) {
  2355. max_pass_length = current_pass_length;
  2356. max_start = current_start;
  2357. max_end = rffd;
  2358. }
  2359. }
  2360. } else {
  2361. current_pass_length = 0;
  2362. current_fail_length++;
  2363. if (current_fail_length >= (dly_val >> 2)) {
  2364. if (fail_found == FALSE) {
  2365. fail_found = TRUE;
  2366. } else if (pass_found == TRUE) {
  2367. window_found = TRUE;
  2368. break;
  2369. }
  2370. }
  2371. }
  2372. } /* for rffd */
  2373. /*------------------------------------------------------------------
  2374. * Set the average RFFD value
  2375. *-----------------------------------------------------------------*/
  2376. rffd_average = ((max_start + max_end) >> 1);
  2377. if (rffd_average < 0)
  2378. rffd_average = 0;
  2379. if (rffd_average > SDRAM_RFDC_RFFD_MAX)
  2380. rffd_average = SDRAM_RFDC_RFFD_MAX;
  2381. /* now fix RFDC[RFFD] found and find RQDC[RQFD] */
  2382. mtsdram(SDRAM_RFDC, rfdc_reg | SDRAM_RFDC_RFFD_ENCODE(rffd_average));
  2383. #if !defined(CONFIG_DDR_RQDC_FIXED)
  2384. max_pass_length = 0;
  2385. max_start = 0;
  2386. max_end = 0;
  2387. current_pass_length = 0;
  2388. current_fail_length = 0;
  2389. current_start = 0;
  2390. window_found = FALSE;
  2391. fail_found = FALSE;
  2392. pass_found = FALSE;
  2393. for (rqfd = 0; rqfd <= SDRAM_RQDC_RQFD_MAX; rqfd++) {
  2394. mfsdram(SDRAM_RQDC, rqdc_reg);
  2395. rqdc_reg &= ~(SDRAM_RQDC_RQFD_MASK);
  2396. /*------------------------------------------------------------------
  2397. * Set the timing reg for the test.
  2398. *-----------------------------------------------------------------*/
  2399. mtsdram(SDRAM_RQDC, rqdc_reg | SDRAM_RQDC_RQFD_ENCODE(rqfd));
  2400. /*------------------------------------------------------------------
  2401. * See if the rffd value passed.
  2402. *-----------------------------------------------------------------*/
  2403. if (short_mem_test()) {
  2404. if (fail_found == TRUE) {
  2405. pass_found = TRUE;
  2406. if (current_pass_length == 0)
  2407. current_start = rqfd;
  2408. current_fail_length = 0;
  2409. current_pass_length++;
  2410. if (current_pass_length > max_pass_length) {
  2411. max_pass_length = current_pass_length;
  2412. max_start = current_start;
  2413. max_end = rqfd;
  2414. }
  2415. }
  2416. } else {
  2417. current_pass_length = 0;
  2418. current_fail_length++;
  2419. if (fail_found == FALSE) {
  2420. fail_found = TRUE;
  2421. } else if (pass_found == TRUE) {
  2422. window_found = TRUE;
  2423. break;
  2424. }
  2425. }
  2426. }
  2427. rqfd_average = ((max_start + max_end) >> 1);
  2428. /*------------------------------------------------------------------
  2429. * Make sure we found the valid read passing window. Halt if not
  2430. *-----------------------------------------------------------------*/
  2431. if (window_found == FALSE) {
  2432. if (rqfd_start < SDRAM_RQDC_RQFD_MAX) {
  2433. putc('\b');
  2434. putc(slash[loopi++ % 8]);
  2435. /* try again from with a different RQFD start value */
  2436. rqfd_start++;
  2437. goto calibration_loop;
  2438. }
  2439. printf("\nERROR: Cannot determine a common read delay for the "
  2440. "DIMM(s) installed.\n");
  2441. debug("%s[%d] ERROR : \n", __FUNCTION__,__LINE__);
  2442. ppc4xx_ibm_ddr2_register_dump();
  2443. spd_ddr_init_hang ();
  2444. }
  2445. if (rqfd_average < 0)
  2446. rqfd_average = 0;
  2447. if (rqfd_average > SDRAM_RQDC_RQFD_MAX)
  2448. rqfd_average = SDRAM_RQDC_RQFD_MAX;
  2449. mtsdram(SDRAM_RQDC,
  2450. (rqdc_reg & ~SDRAM_RQDC_RQFD_MASK) |
  2451. SDRAM_RQDC_RQFD_ENCODE(rqfd_average));
  2452. blank_string(strlen(str));
  2453. #endif /* CONFIG_DDR_RQDC_FIXED */
  2454. mfsdram(SDRAM_DLCR, val);
  2455. debug("%s[%d] DLCR: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2456. mfsdram(SDRAM_RQDC, val);
  2457. debug("%s[%d] RQDC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2458. mfsdram(SDRAM_RFDC, val);
  2459. debug("%s[%d] RFDC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2460. mfsdram(SDRAM_RDCC, val);
  2461. debug("%s[%d] RDCC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2462. }
  2463. #else /* calibration test with hardvalues */
  2464. /*-----------------------------------------------------------------------------+
  2465. * DQS_calibration_process.
  2466. *-----------------------------------------------------------------------------*/
  2467. static void test(void)
  2468. {
  2469. unsigned long dimm_num;
  2470. unsigned long ecc_temp;
  2471. unsigned long i, j;
  2472. unsigned long *membase;
  2473. unsigned long bxcf[MAXRANKS];
  2474. unsigned long val;
  2475. char window_found;
  2476. char begin_found[MAXDIMMS];
  2477. char end_found[MAXDIMMS];
  2478. char search_end[MAXDIMMS];
  2479. unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  2480. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  2481. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
  2482. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  2483. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
  2484. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  2485. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
  2486. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  2487. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
  2488. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  2489. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
  2490. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  2491. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
  2492. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  2493. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
  2494. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  2495. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55} };
  2496. /*------------------------------------------------------------------
  2497. * Test to determine the best read clock delay tuning bits.
  2498. *
  2499. * Before the DDR controller can be used, the read clock delay needs to be
  2500. * set. This is SDRAM_RQDC[RQFD] and SDRAM_RFDC[RFFD].
  2501. * This value cannot be hardcoded into the program because it changes
  2502. * depending on the board's setup and environment.
  2503. * To do this, all delay values are tested to see if they
  2504. * work or not. By doing this, you get groups of fails with groups of
  2505. * passing values. The idea is to find the start and end of a passing
  2506. * window and take the center of it to use as the read clock delay.
  2507. *
  2508. * A failure has to be seen first so that when we hit a pass, we know
  2509. * that it is truely the start of the window. If we get passing values
  2510. * to start off with, we don't know if we are at the start of the window.
  2511. *
  2512. * The code assumes that a failure will always be found.
  2513. * If a failure is not found, there is no easy way to get the middle
  2514. * of the passing window. I guess we can pretty much pick any value
  2515. * but some values will be better than others. Since the lowest speed
  2516. * we can clock the DDR interface at is 200 MHz (2x 100 MHz PLB speed),
  2517. * from experimentation it is safe to say you will always have a failure.
  2518. *-----------------------------------------------------------------*/
  2519. mfsdram(SDRAM_MCOPT1, ecc_temp);
  2520. ecc_temp &= SDRAM_MCOPT1_MCHK_MASK;
  2521. mfsdram(SDRAM_MCOPT1, val);
  2522. mtsdram(SDRAM_MCOPT1, (val & ~SDRAM_MCOPT1_MCHK_MASK) |
  2523. SDRAM_MCOPT1_MCHK_NON);
  2524. window_found = FALSE;
  2525. begin_found[0] = FALSE;
  2526. end_found[0] = FALSE;
  2527. search_end[0] = FALSE;
  2528. begin_found[1] = FALSE;
  2529. end_found[1] = FALSE;
  2530. search_end[1] = FALSE;
  2531. for (dimm_num = 0; dimm_num < MAXDIMMS; dimm_num++) {
  2532. mfsdram(SDRAM_MB0CF + (bxcr_num << 2), bxcf[bxcr_num]);
  2533. /* Banks enabled */
  2534. if ((bxcf[dimm_num] & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
  2535. /* Bank is enabled */
  2536. membase =
  2537. (unsigned long*)(SDRAM_RXBAS_SDBA_DECODE(mfdcr_any(SDRAM_R0BAS+dimm_num)));
  2538. /*------------------------------------------------------------------
  2539. * Run the short memory test.
  2540. *-----------------------------------------------------------------*/
  2541. for (i = 0; i < NUMMEMTESTS; i++) {
  2542. for (j = 0; j < NUMMEMWORDS; j++) {
  2543. membase[j] = test[i][j];
  2544. ppcDcbf((u32)&(membase[j]));
  2545. }
  2546. sync();
  2547. for (j = 0; j < NUMMEMWORDS; j++) {
  2548. if (membase[j] != test[i][j]) {
  2549. ppcDcbf((u32)&(membase[j]));
  2550. break;
  2551. }
  2552. ppcDcbf((u32)&(membase[j]));
  2553. }
  2554. sync();
  2555. if (j < NUMMEMWORDS)
  2556. break;
  2557. }
  2558. /*------------------------------------------------------------------
  2559. * See if the rffd value passed.
  2560. *-----------------------------------------------------------------*/
  2561. if (i < NUMMEMTESTS) {
  2562. if ((end_found[dimm_num] == FALSE) &&
  2563. (search_end[dimm_num] == TRUE)) {
  2564. end_found[dimm_num] = TRUE;
  2565. }
  2566. if ((end_found[0] == TRUE) &&
  2567. (end_found[1] == TRUE))
  2568. break;
  2569. } else {
  2570. if (begin_found[dimm_num] == FALSE) {
  2571. begin_found[dimm_num] = TRUE;
  2572. search_end[dimm_num] = TRUE;
  2573. }
  2574. }
  2575. } else {
  2576. begin_found[dimm_num] = TRUE;
  2577. end_found[dimm_num] = TRUE;
  2578. }
  2579. }
  2580. if ((begin_found[0] == TRUE) && (begin_found[1] == TRUE))
  2581. window_found = TRUE;
  2582. /*------------------------------------------------------------------
  2583. * Make sure we found the valid read passing window. Halt if not
  2584. *-----------------------------------------------------------------*/
  2585. if (window_found == FALSE) {
  2586. printf("ERROR: Cannot determine a common read delay for the "
  2587. "DIMM(s) installed.\n");
  2588. spd_ddr_init_hang ();
  2589. }
  2590. /*------------------------------------------------------------------
  2591. * Restore the ECC variable to what it originally was
  2592. *-----------------------------------------------------------------*/
  2593. mtsdram(SDRAM_MCOPT1,
  2594. (ppcMfdcr_sdram(SDRAM_MCOPT1) & ~SDRAM_MCOPT1_MCHK_MASK)
  2595. | ecc_temp);
  2596. }
  2597. #endif /* !HARD_CODED_DQS */
  2598. #endif /* !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION) */
  2599. #else /* CONFIG_SPD_EEPROM */
  2600. /*-----------------------------------------------------------------------------
  2601. * Function: initdram
  2602. * Description: Configures the PPC4xx IBM DDR1/DDR2 SDRAM memory controller.
  2603. * The configuration is performed using static, compile-
  2604. * time parameters.
  2605. * Configures the PPC405EX(r) and PPC460EX/GT
  2606. *---------------------------------------------------------------------------*/
  2607. phys_size_t initdram(int board_type)
  2608. {
  2609. /*
  2610. * Only run this SDRAM init code once. For NAND booting
  2611. * targets like Kilauea, we call initdram() early from the
  2612. * 4k NAND booting image (CONFIG_NAND_SPL) from nand_boot().
  2613. * Later on the NAND U-Boot image runs (CONFIG_NAND_U_BOOT)
  2614. * which calls initdram() again. This time the controller
  2615. * mustn't be reconfigured again since we're already running
  2616. * from SDRAM.
  2617. */
  2618. #if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  2619. unsigned long val;
  2620. #if defined(CONFIG_440)
  2621. mtdcr(SDRAM_R0BAS, CONFIG_SYS_SDRAM_R0BAS);
  2622. mtdcr(SDRAM_R1BAS, CONFIG_SYS_SDRAM_R1BAS);
  2623. mtdcr(SDRAM_R2BAS, CONFIG_SYS_SDRAM_R2BAS);
  2624. mtdcr(SDRAM_R3BAS, CONFIG_SYS_SDRAM_R3BAS);
  2625. mtdcr(SDRAM_PLBADDULL, CONFIG_SYS_SDRAM_PLBADDULL); /* MQ0_BAUL */
  2626. mtdcr(SDRAM_PLBADDUHB, CONFIG_SYS_SDRAM_PLBADDUHB); /* MQ0_BAUH */
  2627. mtdcr(SDRAM_CONF1LL, CONFIG_SYS_SDRAM_CONF1LL);
  2628. mtdcr(SDRAM_CONF1HB, CONFIG_SYS_SDRAM_CONF1HB);
  2629. mtdcr(SDRAM_CONFPATHB, CONFIG_SYS_SDRAM_CONFPATHB);
  2630. #endif
  2631. /* Set Memory Bank Configuration Registers */
  2632. mtsdram(SDRAM_MB0CF, CONFIG_SYS_SDRAM0_MB0CF);
  2633. mtsdram(SDRAM_MB1CF, CONFIG_SYS_SDRAM0_MB1CF);
  2634. mtsdram(SDRAM_MB2CF, CONFIG_SYS_SDRAM0_MB2CF);
  2635. mtsdram(SDRAM_MB3CF, CONFIG_SYS_SDRAM0_MB3CF);
  2636. /* Set Memory Clock Timing Register */
  2637. mtsdram(SDRAM_CLKTR, CONFIG_SYS_SDRAM0_CLKTR);
  2638. /* Set Refresh Time Register */
  2639. mtsdram(SDRAM_RTR, CONFIG_SYS_SDRAM0_RTR);
  2640. /* Set SDRAM Timing Registers */
  2641. mtsdram(SDRAM_SDTR1, CONFIG_SYS_SDRAM0_SDTR1);
  2642. mtsdram(SDRAM_SDTR2, CONFIG_SYS_SDRAM0_SDTR2);
  2643. mtsdram(SDRAM_SDTR3, CONFIG_SYS_SDRAM0_SDTR3);
  2644. /* Set Mode and Extended Mode Registers */
  2645. mtsdram(SDRAM_MMODE, CONFIG_SYS_SDRAM0_MMODE);
  2646. mtsdram(SDRAM_MEMODE, CONFIG_SYS_SDRAM0_MEMODE);
  2647. /* Set Memory Controller Options 1 Register */
  2648. mtsdram(SDRAM_MCOPT1, CONFIG_SYS_SDRAM0_MCOPT1);
  2649. /* Set Manual Initialization Control Registers */
  2650. mtsdram(SDRAM_INITPLR0, CONFIG_SYS_SDRAM0_INITPLR0);
  2651. mtsdram(SDRAM_INITPLR1, CONFIG_SYS_SDRAM0_INITPLR1);
  2652. mtsdram(SDRAM_INITPLR2, CONFIG_SYS_SDRAM0_INITPLR2);
  2653. mtsdram(SDRAM_INITPLR3, CONFIG_SYS_SDRAM0_INITPLR3);
  2654. mtsdram(SDRAM_INITPLR4, CONFIG_SYS_SDRAM0_INITPLR4);
  2655. mtsdram(SDRAM_INITPLR5, CONFIG_SYS_SDRAM0_INITPLR5);
  2656. mtsdram(SDRAM_INITPLR6, CONFIG_SYS_SDRAM0_INITPLR6);
  2657. mtsdram(SDRAM_INITPLR7, CONFIG_SYS_SDRAM0_INITPLR7);
  2658. mtsdram(SDRAM_INITPLR8, CONFIG_SYS_SDRAM0_INITPLR8);
  2659. mtsdram(SDRAM_INITPLR9, CONFIG_SYS_SDRAM0_INITPLR9);
  2660. mtsdram(SDRAM_INITPLR10, CONFIG_SYS_SDRAM0_INITPLR10);
  2661. mtsdram(SDRAM_INITPLR11, CONFIG_SYS_SDRAM0_INITPLR11);
  2662. mtsdram(SDRAM_INITPLR12, CONFIG_SYS_SDRAM0_INITPLR12);
  2663. mtsdram(SDRAM_INITPLR13, CONFIG_SYS_SDRAM0_INITPLR13);
  2664. mtsdram(SDRAM_INITPLR14, CONFIG_SYS_SDRAM0_INITPLR14);
  2665. mtsdram(SDRAM_INITPLR15, CONFIG_SYS_SDRAM0_INITPLR15);
  2666. /* Set On-Die Termination Registers */
  2667. mtsdram(SDRAM_CODT, CONFIG_SYS_SDRAM0_CODT);
  2668. mtsdram(SDRAM_MODT0, CONFIG_SYS_SDRAM0_MODT0);
  2669. mtsdram(SDRAM_MODT1, CONFIG_SYS_SDRAM0_MODT1);
  2670. /* Set Write Timing Register */
  2671. mtsdram(SDRAM_WRDTR, CONFIG_SYS_SDRAM0_WRDTR);
  2672. /*
  2673. * Start Initialization by SDRAM0_MCOPT2[SREN] = 0 and
  2674. * SDRAM0_MCOPT2[IPTR] = 1
  2675. */
  2676. mtsdram(SDRAM_MCOPT2, (SDRAM_MCOPT2_SREN_EXIT |
  2677. SDRAM_MCOPT2_IPTR_EXECUTE));
  2678. /*
  2679. * Poll SDRAM0_MCSTAT[MIC] for assertion to indicate the
  2680. * completion of initialization.
  2681. */
  2682. do {
  2683. mfsdram(SDRAM_MCSTAT, val);
  2684. } while ((val & SDRAM_MCSTAT_MIC_MASK) != SDRAM_MCSTAT_MIC_COMP);
  2685. /* Set Delay Control Registers */
  2686. mtsdram(SDRAM_DLCR, CONFIG_SYS_SDRAM0_DLCR);
  2687. #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2688. mtsdram(SDRAM_RDCC, CONFIG_SYS_SDRAM0_RDCC);
  2689. mtsdram(SDRAM_RQDC, CONFIG_SYS_SDRAM0_RQDC);
  2690. mtsdram(SDRAM_RFDC, CONFIG_SYS_SDRAM0_RFDC);
  2691. #endif /* !CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
  2692. /*
  2693. * Enable Controller by SDRAM0_MCOPT2[DCEN] = 1:
  2694. */
  2695. mfsdram(SDRAM_MCOPT2, val);
  2696. mtsdram(SDRAM_MCOPT2, val | SDRAM_MCOPT2_DCEN_ENABLE);
  2697. #if defined(CONFIG_440)
  2698. /*
  2699. * Program TLB entries with caches enabled, for best performace
  2700. * while auto-calibrating and ECC generation
  2701. */
  2702. program_tlb(0, 0, (CONFIG_SYS_MBYTES_SDRAM << 20), 0);
  2703. #endif
  2704. #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2705. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  2706. /*------------------------------------------------------------------
  2707. | DQS calibration.
  2708. +-----------------------------------------------------------------*/
  2709. DQS_autocalibration();
  2710. #endif /* !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) */
  2711. #endif /* CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
  2712. /*
  2713. * Now complete RDSS configuration as mentioned on page 7 of the AMCC
  2714. * PowerPC440SP/SPe DDR2 application note:
  2715. * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
  2716. */
  2717. update_rdcc();
  2718. #if defined(CONFIG_DDR_ECC)
  2719. do_program_ecc(0);
  2720. #endif /* defined(CONFIG_DDR_ECC) */
  2721. #if defined(CONFIG_440)
  2722. /*
  2723. * Now after initialization (auto-calibration and ECC generation)
  2724. * remove the TLB entries with caches enabled and program again with
  2725. * desired cache functionality
  2726. */
  2727. remove_tlb(0, (CONFIG_SYS_MBYTES_SDRAM << 20));
  2728. program_tlb(0, 0, (CONFIG_SYS_MBYTES_SDRAM << 20), MY_TLB_WORD2_I_ENABLE);
  2729. #endif
  2730. ppc4xx_ibm_ddr2_register_dump();
  2731. #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2732. /*
  2733. * Clear potential errors resulting from auto-calibration.
  2734. * If not done, then we could get an interrupt later on when
  2735. * exceptions are enabled.
  2736. */
  2737. set_mcsr(get_mcsr());
  2738. #endif /* CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
  2739. #endif /* !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL) */
  2740. return (CONFIG_SYS_MBYTES_SDRAM << 20);
  2741. }
  2742. #endif /* CONFIG_SPD_EEPROM */
  2743. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  2744. #if defined(CONFIG_440)
  2745. u32 mfdcr_any(u32 dcr)
  2746. {
  2747. u32 val;
  2748. switch (dcr) {
  2749. case SDRAM_R0BAS + 0:
  2750. val = mfdcr(SDRAM_R0BAS + 0);
  2751. break;
  2752. case SDRAM_R0BAS + 1:
  2753. val = mfdcr(SDRAM_R0BAS + 1);
  2754. break;
  2755. case SDRAM_R0BAS + 2:
  2756. val = mfdcr(SDRAM_R0BAS + 2);
  2757. break;
  2758. case SDRAM_R0BAS + 3:
  2759. val = mfdcr(SDRAM_R0BAS + 3);
  2760. break;
  2761. default:
  2762. printf("DCR %d not defined in case statement!!!\n", dcr);
  2763. val = 0; /* just to satisfy the compiler */
  2764. }
  2765. return val;
  2766. }
  2767. void mtdcr_any(u32 dcr, u32 val)
  2768. {
  2769. switch (dcr) {
  2770. case SDRAM_R0BAS + 0:
  2771. mtdcr(SDRAM_R0BAS + 0, val);
  2772. break;
  2773. case SDRAM_R0BAS + 1:
  2774. mtdcr(SDRAM_R0BAS + 1, val);
  2775. break;
  2776. case SDRAM_R0BAS + 2:
  2777. mtdcr(SDRAM_R0BAS + 2, val);
  2778. break;
  2779. case SDRAM_R0BAS + 3:
  2780. mtdcr(SDRAM_R0BAS + 3, val);
  2781. break;
  2782. default:
  2783. printf("DCR %d not defined in case statement!!!\n", dcr);
  2784. }
  2785. }
  2786. #endif /* defined(CONFIG_440) */
  2787. #endif /* !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) */
  2788. inline void ppc4xx_ibm_ddr2_register_dump(void)
  2789. {
  2790. #if defined(DEBUG)
  2791. printf("\nPPC4xx IBM DDR2 Register Dump:\n");
  2792. #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2793. defined(CONFIG_460EX) || defined(CONFIG_460GT))
  2794. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R0BAS);
  2795. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R1BAS);
  2796. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R2BAS);
  2797. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R3BAS);
  2798. #endif /* (defined(CONFIG_440SP) || ... */
  2799. #if defined(CONFIG_405EX)
  2800. PPC4xx_IBM_DDR2_DUMP_REGISTER(BESR);
  2801. PPC4xx_IBM_DDR2_DUMP_REGISTER(BEARL);
  2802. PPC4xx_IBM_DDR2_DUMP_REGISTER(BEARH);
  2803. PPC4xx_IBM_DDR2_DUMP_REGISTER(WMIRQ);
  2804. PPC4xx_IBM_DDR2_DUMP_REGISTER(PLBOPT);
  2805. PPC4xx_IBM_DDR2_DUMP_REGISTER(PUABA);
  2806. #endif /* defined(CONFIG_405EX) */
  2807. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB0CF);
  2808. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB1CF);
  2809. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB2CF);
  2810. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB3CF);
  2811. PPC4xx_IBM_DDR2_DUMP_REGISTER(MCSTAT);
  2812. PPC4xx_IBM_DDR2_DUMP_REGISTER(MCOPT1);
  2813. PPC4xx_IBM_DDR2_DUMP_REGISTER(MCOPT2);
  2814. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT0);
  2815. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT1);
  2816. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT2);
  2817. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT3);
  2818. PPC4xx_IBM_DDR2_DUMP_REGISTER(CODT);
  2819. #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2820. defined(CONFIG_460EX) || defined(CONFIG_460GT))
  2821. PPC4xx_IBM_DDR2_DUMP_REGISTER(VVPR);
  2822. PPC4xx_IBM_DDR2_DUMP_REGISTER(OPARS);
  2823. /*
  2824. * OPART is only used as a trigger register.
  2825. *
  2826. * No data is contained in this register, and reading or writing
  2827. * to is can cause bad things to happen (hangs). Just skip it and
  2828. * report "N/A".
  2829. */
  2830. printf("%20s = N/A\n", "SDRAM_OPART");
  2831. #endif /* defined(CONFIG_440SP) || ... */
  2832. PPC4xx_IBM_DDR2_DUMP_REGISTER(RTR);
  2833. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR0);
  2834. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR1);
  2835. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR2);
  2836. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR3);
  2837. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR4);
  2838. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR5);
  2839. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR6);
  2840. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR7);
  2841. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR8);
  2842. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR9);
  2843. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR10);
  2844. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR11);
  2845. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR12);
  2846. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR13);
  2847. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR14);
  2848. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR15);
  2849. PPC4xx_IBM_DDR2_DUMP_REGISTER(RQDC);
  2850. PPC4xx_IBM_DDR2_DUMP_REGISTER(RFDC);
  2851. PPC4xx_IBM_DDR2_DUMP_REGISTER(RDCC);
  2852. PPC4xx_IBM_DDR2_DUMP_REGISTER(DLCR);
  2853. PPC4xx_IBM_DDR2_DUMP_REGISTER(CLKTR);
  2854. PPC4xx_IBM_DDR2_DUMP_REGISTER(WRDTR);
  2855. PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR1);
  2856. PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR2);
  2857. PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR3);
  2858. PPC4xx_IBM_DDR2_DUMP_REGISTER(MMODE);
  2859. PPC4xx_IBM_DDR2_DUMP_REGISTER(MEMODE);
  2860. PPC4xx_IBM_DDR2_DUMP_REGISTER(ECCES);
  2861. #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2862. defined(CONFIG_460EX) || defined(CONFIG_460GT))
  2863. PPC4xx_IBM_DDR2_DUMP_REGISTER(CID);
  2864. #endif /* defined(CONFIG_440SP) || ... */
  2865. PPC4xx_IBM_DDR2_DUMP_REGISTER(RID);
  2866. PPC4xx_IBM_DDR2_DUMP_REGISTER(FCSR);
  2867. PPC4xx_IBM_DDR2_DUMP_REGISTER(RTSR);
  2868. #endif /* defined(DEBUG) */
  2869. }
  2870. #endif /* CONFIG_SDRAM_PPC4xx_IBM_DDR2 */