canmb.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2003
  6. * Reinhard Meyer, EMK Elektronik GmbH, r.meyer@emk-elektronik.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <mpc5xxx.h>
  28. #include <pci.h>
  29. /*****************************************************************************
  30. * initialize SDRAM/DDRAM controller.
  31. * TBD: get data from I2C EEPROM
  32. *****************************************************************************/
  33. long int initdram (int board_type)
  34. {
  35. ulong dramsize = 0;
  36. #ifndef CFG_RAMBOOT
  37. #if 0
  38. ulong t;
  39. ulong tap_del;
  40. #endif
  41. #define MODE_EN 0x80000000
  42. #define SOFT_PRE 2
  43. #define SOFT_REF 4
  44. /* configure SDRAM start/end */
  45. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = (CFG_SDRAM_BASE & 0xFFF00000) | CFG_DRAM_RAM_SIZE;
  46. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x8000000;
  47. /* setup config registers */
  48. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = CFG_DRAM_CONFIG1;
  49. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = CFG_DRAM_CONFIG2;
  50. /* unlock mode register */
  51. *(vu_long *)MPC5XXX_SDRAM_CTRL = CFG_DRAM_CONTROL | MODE_EN;
  52. /* precharge all banks */
  53. *(vu_long *)MPC5XXX_SDRAM_CTRL = CFG_DRAM_CONTROL | MODE_EN | SOFT_PRE;
  54. #ifdef CFG_DRAM_DDR
  55. /* set extended mode register */
  56. *(vu_short *)MPC5XXX_SDRAM_MODE = CFG_DRAM_EMODE;
  57. #endif
  58. /* set mode register */
  59. *(vu_short *)MPC5XXX_SDRAM_MODE = CFG_DRAM_MODE | 0x0400;
  60. /* precharge all banks */
  61. *(vu_long *)MPC5XXX_SDRAM_CTRL = CFG_DRAM_CONTROL | MODE_EN | SOFT_PRE;
  62. /* auto refresh */
  63. *(vu_long *)MPC5XXX_SDRAM_CTRL = CFG_DRAM_CONTROL | MODE_EN | SOFT_REF;
  64. /* set mode register */
  65. *(vu_short *)MPC5XXX_SDRAM_MODE = CFG_DRAM_MODE;
  66. /* normal operation */
  67. *(vu_long *)MPC5XXX_SDRAM_CTRL = CFG_DRAM_CONTROL;
  68. /* write default TAP delay */
  69. *(vu_long *)MPC5XXX_CDM_PORCFG = CFG_DRAM_TAP_DEL << 24;
  70. #endif /* CFG_RAMBOOT */
  71. dramsize = ((1 << (*(vu_long *)MPC5XXX_SDRAM_CS0CFG - 0x13)) << 20) +
  72. ((1 << (*(vu_long *)MPC5XXX_SDRAM_CS1CFG - 0x13)) << 20);
  73. /* return total ram size */
  74. return dramsize;
  75. }
  76. /*****************************************************************************
  77. * print board identification
  78. *****************************************************************************/
  79. int checkboard (void)
  80. {
  81. puts ("Board: CANMB\n");
  82. return 0;
  83. }
  84. int board_early_init_r (void)
  85. {
  86. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  87. *(vu_long *)MPC5XXX_BOOTCS_START =
  88. *(vu_long *)MPC5XXX_CS0_START = START_REG(CFG_FLASH_BASE);
  89. *(vu_long *)MPC5XXX_BOOTCS_STOP =
  90. *(vu_long *)MPC5XXX_CS0_STOP = STOP_REG(CFG_FLASH_BASE, CFG_FLASH_SIZE);
  91. return 0;
  92. }