mpc8610hpcd.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * Copyright 2007,2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/immap_86xx.h>
  27. #include <asm/fsl_pci.h>
  28. #include <asm/fsl_ddr_sdram.h>
  29. #include <i2c.h>
  30. #include <asm/io.h>
  31. #include <libfdt.h>
  32. #include <fdt_support.h>
  33. #include <spd_sdram.h>
  34. #include <netdev.h>
  35. #include "../common/pixis.h"
  36. void sdram_init(void);
  37. phys_size_t fixed_sdram(void);
  38. void mpc8610hpcd_diu_init(void);
  39. /* called before any console output */
  40. int board_early_init_f(void)
  41. {
  42. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  43. volatile ccsr_gur_t *gur = &immap->im_gur;
  44. gur->gpiocr |= 0x88aa5500; /* DIU16, IR1, UART0, UART2 */
  45. return 0;
  46. }
  47. int misc_init_r(void)
  48. {
  49. u8 tmp_val, version;
  50. u8 *pixis_base = (u8 *)PIXIS_BASE;
  51. /*Do not use 8259PIC*/
  52. tmp_val = in_8(pixis_base + PIXIS_BRDCFG0);
  53. out_8(pixis_base + PIXIS_BRDCFG0, tmp_val | 0x80);
  54. /*For FPGA V7 or higher, set the IRQMAPSEL to 0 to use MAP0 interrupt*/
  55. version = in_8(pixis_base + PIXIS_PVER);
  56. if(version >= 0x07) {
  57. tmp_val = in_8(pixis_base + PIXIS_BRDCFG0);
  58. out_8(pixis_base + PIXIS_BRDCFG0, tmp_val & 0xbf);
  59. }
  60. /* Using this for DIU init before the driver in linux takes over
  61. * Enable the TFP410 Encoder (I2C address 0x38)
  62. */
  63. tmp_val = 0xBF;
  64. i2c_write(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
  65. /* Verify if enabled */
  66. tmp_val = 0;
  67. i2c_read(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
  68. debug("DVI Encoder Read: 0x%02lx\n",tmp_val);
  69. tmp_val = 0x10;
  70. i2c_write(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
  71. /* Verify if enabled */
  72. tmp_val = 0;
  73. i2c_read(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
  74. debug("DVI Encoder Read: 0x%02lx\n",tmp_val);
  75. #ifdef CONFIG_FSL_DIU_FB
  76. mpc8610hpcd_diu_init();
  77. #endif
  78. return 0;
  79. }
  80. int checkboard(void)
  81. {
  82. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  83. volatile ccsr_local_mcm_t *mcm = &immap->im_local_mcm;
  84. u8 *pixis_base = (u8 *)PIXIS_BASE;
  85. printf ("Board: MPC8610HPCD, System ID: 0x%02x, "
  86. "System Version: 0x%02x, FPGA Version: 0x%02x\n",
  87. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  88. in_8(pixis_base + PIXIS_PVER));
  89. mcm->abcr |= 0x00010000; /* 0 */
  90. mcm->hpmr3 = 0x80000008; /* 4c */
  91. mcm->hpmr0 = 0;
  92. mcm->hpmr1 = 0;
  93. mcm->hpmr2 = 0;
  94. mcm->hpmr4 = 0;
  95. mcm->hpmr5 = 0;
  96. return 0;
  97. }
  98. phys_size_t
  99. initdram(int board_type)
  100. {
  101. phys_size_t dram_size = 0;
  102. #if defined(CONFIG_SPD_EEPROM)
  103. dram_size = fsl_ddr_sdram();
  104. #else
  105. dram_size = fixed_sdram();
  106. #endif
  107. puts(" DDR: ");
  108. return dram_size;
  109. }
  110. #if !defined(CONFIG_SPD_EEPROM)
  111. /*
  112. * Fixed sdram init -- doesn't use serial presence detect.
  113. */
  114. phys_size_t fixed_sdram(void)
  115. {
  116. #if !defined(CONFIG_SYS_RAMBOOT)
  117. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  118. volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
  119. uint d_init;
  120. ddr->cs0_bnds = 0x0000001f;
  121. ddr->cs0_config = 0x80010202;
  122. ddr->timing_cfg_3 = 0x00000000;
  123. ddr->timing_cfg_0 = 0x00260802;
  124. ddr->timing_cfg_1 = 0x3935d322;
  125. ddr->timing_cfg_2 = 0x14904cc8;
  126. ddr->sdram_mode = 0x00480432;
  127. ddr->sdram_mode_2 = 0x00000000;
  128. ddr->sdram_interval = 0x06180fff; /* 0x06180100; */
  129. ddr->sdram_data_init = 0xDEADBEEF;
  130. ddr->sdram_clk_cntl = 0x03800000;
  131. ddr->sdram_cfg_2 = 0x04400010;
  132. #if defined(CONFIG_DDR_ECC)
  133. ddr->err_int_en = 0x0000000d;
  134. ddr->err_disable = 0x00000000;
  135. ddr->err_sbe = 0x00010000;
  136. #endif
  137. asm("sync;isync");
  138. udelay(500);
  139. ddr->sdram_cfg = 0xc3000000; /* 0xe3008000;*/
  140. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  141. d_init = 1;
  142. debug("DDR - 1st controller: memory initializing\n");
  143. /*
  144. * Poll until memory is initialized.
  145. * 512 Meg at 400 might hit this 200 times or so.
  146. */
  147. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0)
  148. udelay(1000);
  149. debug("DDR: memory initialized\n\n");
  150. asm("sync; isync");
  151. udelay(500);
  152. #endif
  153. return 512 * 1024 * 1024;
  154. #endif
  155. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  156. }
  157. #endif
  158. #if defined(CONFIG_PCI)
  159. /*
  160. * Initialize PCI Devices, report devices found.
  161. */
  162. #ifndef CONFIG_PCI_PNP
  163. static struct pci_config_table pci_fsl86xxads_config_table[] = {
  164. {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  165. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  166. pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
  167. PCI_ENET0_MEMADDR,
  168. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER} },
  169. {}
  170. };
  171. #endif
  172. static struct pci_controller pci1_hose = {
  173. #ifndef CONFIG_PCI_PNP
  174. config_table:pci_mpc86xxcts_config_table
  175. #endif
  176. };
  177. #endif /* CONFIG_PCI */
  178. #ifdef CONFIG_PCIE1
  179. static struct pci_controller pcie1_hose;
  180. #endif
  181. #ifdef CONFIG_PCIE2
  182. static struct pci_controller pcie2_hose;
  183. #endif
  184. void pci_init_board(void)
  185. {
  186. volatile immap_t *immap = (immap_t *) CONFIG_SYS_CCSRBAR;
  187. volatile ccsr_gur_t *gur = &immap->im_gur;
  188. struct fsl_pci_info pci_info[3];
  189. u32 devdisr, pordevsr, io_sel;
  190. int first_free_busno = 0;
  191. int num = 0;
  192. int pci_agent, pcie_ep, pcie_configured;
  193. devdisr = in_be32(&gur->devdisr);
  194. pordevsr = in_be32(&gur->pordevsr);
  195. io_sel = (pordevsr & MPC8610_PORDEVSR_IO_SEL)
  196. >> MPC8610_PORDEVSR_IO_SEL_SHIFT;
  197. debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
  198. #ifdef CONFIG_PCIE1
  199. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
  200. if (pcie_configured && !(devdisr & MPC86xx_DEVDISR_PCIE1)){
  201. SET_STD_PCIE_INFO(pci_info[num], 1);
  202. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  203. printf (" PCIE1 connected to ULI as %s (base addr %lx)\n",
  204. pcie_ep ? "End Point" : "Root Complex",
  205. pci_info[num].regs);
  206. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  207. &pcie1_hose, first_free_busno);
  208. } else {
  209. printf (" PCIE1: disabled\n");
  210. }
  211. puts("\n");
  212. #else
  213. setbits_be32(&gur->devdisr, MPC86xx_DEVDISR_PCIE1); /* disable */
  214. #endif
  215. #ifdef CONFIG_PCIE2
  216. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_2, io_sel);
  217. if (pcie_configured && !(devdisr & MPC86xx_DEVDISR_PCIE2)){
  218. SET_STD_PCIE_INFO(pci_info[num], 2);
  219. pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
  220. printf (" PCIE2 connected to Slot as %s (base addr %lx)\n",
  221. pcie_ep ? "End Point" : "Root Complex",
  222. pci_info[num].regs);
  223. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  224. &pcie2_hose, first_free_busno);
  225. } else {
  226. printf (" PCIE2: disabled\n");
  227. }
  228. puts("\n");
  229. #else
  230. setbits_be32(&gur->devdisr, MPC86xx_DEVDISR_PCIE2); /* disable */
  231. #endif
  232. #ifdef CONFIG_PCI1
  233. if (!(devdisr & MPC86xx_DEVDISR_PCI1)) {
  234. SET_STD_PCI_INFO(pci_info[num], 1);
  235. pci_agent = fsl_setup_hose(&pci1_hose, pci_info[num].regs);
  236. printf(" PCI connected to PCI slots as %s" \
  237. " (base address %lx)\n",
  238. pci_agent ? "Agent" : "Host",
  239. pci_info[num].regs);
  240. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  241. &pci1_hose, first_free_busno);
  242. } else {
  243. printf (" PCI: disabled\n");
  244. }
  245. puts("\n");
  246. #else
  247. setbits_be32(&gur->devdisr, MPC86xx_DEVDISR_PCI1); /* disable */
  248. #endif
  249. }
  250. #if defined(CONFIG_OF_BOARD_SETUP)
  251. void
  252. ft_board_setup(void *blob, bd_t *bd)
  253. {
  254. ft_cpu_setup(blob, bd);
  255. #ifdef CONFIG_PCI1
  256. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  257. #endif
  258. #ifdef CONFIG_PCIE1
  259. ft_fsl_pci_setup(blob, "pci1", &pcie1_hose);
  260. #endif
  261. #ifdef CONFIG_PCIE2
  262. ft_fsl_pci_setup(blob, "pci2", &pcie2_hose);
  263. #endif
  264. }
  265. #endif
  266. /*
  267. * get_board_sys_clk
  268. * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
  269. */
  270. unsigned long
  271. get_board_sys_clk(ulong dummy)
  272. {
  273. u8 i;
  274. ulong val = 0;
  275. u8 *pixis_base = (u8 *)PIXIS_BASE;
  276. i = in_8(pixis_base + PIXIS_SPD);
  277. i &= 0x07;
  278. switch (i) {
  279. case 0:
  280. val = 33333000;
  281. break;
  282. case 1:
  283. val = 39999600;
  284. break;
  285. case 2:
  286. val = 49999500;
  287. break;
  288. case 3:
  289. val = 66666000;
  290. break;
  291. case 4:
  292. val = 83332500;
  293. break;
  294. case 5:
  295. val = 99999000;
  296. break;
  297. case 6:
  298. val = 133332000;
  299. break;
  300. case 7:
  301. val = 166665000;
  302. break;
  303. }
  304. return val;
  305. }
  306. int board_eth_init(bd_t *bis)
  307. {
  308. return pci_eth_init(bis);
  309. }
  310. void board_reset(void)
  311. {
  312. u8 *pixis_base = (u8 *)PIXIS_BASE;
  313. out_8(pixis_base + PIXIS_RST, 0);
  314. while (1)
  315. ;
  316. }