immap_83xx.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999
  1. /*
  2. * Copyright 2004-2011 Freescale Semiconductor, Inc.
  3. *
  4. * MPC83xx Internal Memory Map
  5. *
  6. * Contributors:
  7. * Dave Liu <daveliu@freescale.com>
  8. * Tanya Jiang <tanya.jiang@freescale.com>
  9. * Mandy Lavi <mandy.lavi@freescale.com>
  10. * Eran Liberty <liberty@freescale.com>
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. *
  27. */
  28. #ifndef __IMMAP_83xx__
  29. #define __IMMAP_83xx__
  30. #include <asm/types.h>
  31. #include <asm/fsl_i2c.h>
  32. #include <asm/mpc8xxx_spi.h>
  33. #include <asm/fsl_lbc.h>
  34. #include <asm/fsl_dma.h>
  35. /*
  36. * Local Access Window
  37. */
  38. typedef struct law83xx {
  39. u32 bar; /* LBIU local access window base address register */
  40. u32 ar; /* LBIU local access window attribute register */
  41. } law83xx_t;
  42. /*
  43. * System configuration registers
  44. */
  45. typedef struct sysconf83xx {
  46. u32 immrbar; /* Internal memory map base address register */
  47. u8 res0[0x04];
  48. u32 altcbar; /* Alternate configuration base address register */
  49. u8 res1[0x14];
  50. law83xx_t lblaw[4]; /* LBIU local access window */
  51. u8 res2[0x20];
  52. law83xx_t pcilaw[2]; /* PCI local access window */
  53. u8 res3[0x10];
  54. law83xx_t pcielaw[2]; /* PCI Express local access window */
  55. u8 res4[0x10];
  56. law83xx_t ddrlaw[2]; /* DDR local access window */
  57. u8 res5[0x50];
  58. u32 sgprl; /* System General Purpose Register Low */
  59. u32 sgprh; /* System General Purpose Register High */
  60. u32 spridr; /* System Part and Revision ID Register */
  61. u8 res6[0x04];
  62. u32 spcr; /* System Priority Configuration Register */
  63. u32 sicrl; /* System I/O Configuration Register Low */
  64. u32 sicrh; /* System I/O Configuration Register High */
  65. u8 res7[0x04];
  66. u32 sidcr0; /* System I/O Delay Configuration Register 0 */
  67. u32 sidcr1; /* System I/O Delay Configuration Register 1 */
  68. u32 ddrcdr; /* DDR Control Driver Register */
  69. u32 ddrdsr; /* DDR Debug Status Register */
  70. u32 obir; /* Output Buffer Impedance Register */
  71. u8 res8[0xC];
  72. u32 pecr1; /* PCI Express control register 1 */
  73. #ifdef CONFIG_MPC8308
  74. u32 sdhccr; /* eSDHC Control Registers for MPC8308 */
  75. #else
  76. u32 pecr2; /* PCI Express control register 2 */
  77. #endif
  78. u8 res9[0xB8];
  79. } sysconf83xx_t;
  80. /*
  81. * Watch Dog Timer (WDT) Registers
  82. */
  83. typedef struct wdt83xx {
  84. u8 res0[4];
  85. u32 swcrr; /* System watchdog control register */
  86. u32 swcnr; /* System watchdog count register */
  87. u8 res1[2];
  88. u16 swsrr; /* System watchdog service register */
  89. u8 res2[0xF0];
  90. } wdt83xx_t;
  91. /*
  92. * RTC/PIT Module Registers
  93. */
  94. typedef struct rtclk83xx {
  95. u32 cnr; /* control register */
  96. u32 ldr; /* load register */
  97. u32 psr; /* prescale register */
  98. u32 ctr; /* counter value field register */
  99. u32 evr; /* event register */
  100. u32 alr; /* alarm register */
  101. u8 res0[0xE8];
  102. } rtclk83xx_t;
  103. /*
  104. * Global timer module
  105. */
  106. typedef struct gtm83xx {
  107. u8 cfr1; /* Timer1/2 Configuration */
  108. u8 res0[3];
  109. u8 cfr2; /* Timer3/4 Configuration */
  110. u8 res1[11];
  111. u16 mdr1; /* Timer1 Mode Register */
  112. u16 mdr2; /* Timer2 Mode Register */
  113. u16 rfr1; /* Timer1 Reference Register */
  114. u16 rfr2; /* Timer2 Reference Register */
  115. u16 cpr1; /* Timer1 Capture Register */
  116. u16 cpr2; /* Timer2 Capture Register */
  117. u16 cnr1; /* Timer1 Counter Register */
  118. u16 cnr2; /* Timer2 Counter Register */
  119. u16 mdr3; /* Timer3 Mode Register */
  120. u16 mdr4; /* Timer4 Mode Register */
  121. u16 rfr3; /* Timer3 Reference Register */
  122. u16 rfr4; /* Timer4 Reference Register */
  123. u16 cpr3; /* Timer3 Capture Register */
  124. u16 cpr4; /* Timer4 Capture Register */
  125. u16 cnr3; /* Timer3 Counter Register */
  126. u16 cnr4; /* Timer4 Counter Register */
  127. u16 evr1; /* Timer1 Event Register */
  128. u16 evr2; /* Timer2 Event Register */
  129. u16 evr3; /* Timer3 Event Register */
  130. u16 evr4; /* Timer4 Event Register */
  131. u16 psr1; /* Timer1 Prescaler Register */
  132. u16 psr2; /* Timer2 Prescaler Register */
  133. u16 psr3; /* Timer3 Prescaler Register */
  134. u16 psr4; /* Timer4 Prescaler Register */
  135. u8 res[0xC0];
  136. } gtm83xx_t;
  137. /*
  138. * Integrated Programmable Interrupt Controller
  139. */
  140. typedef struct ipic83xx {
  141. u32 sicfr; /* System Global Interrupt Configuration Register */
  142. u32 sivcr; /* System Global Interrupt Vector Register */
  143. u32 sipnr_h; /* System Internal Interrupt Pending Register - High */
  144. u32 sipnr_l; /* System Internal Interrupt Pending Register - Low */
  145. u32 siprr_a; /* System Internal Interrupt Group A Priority Register */
  146. u32 siprr_b; /* System Internal Interrupt Group B Priority Register */
  147. u32 siprr_c; /* System Internal Interrupt Group C Priority Register */
  148. u32 siprr_d; /* System Internal Interrupt Group D Priority Register */
  149. u32 simsr_h; /* System Internal Interrupt Mask Register - High */
  150. u32 simsr_l; /* System Internal Interrupt Mask Register - Low */
  151. u32 sicnr; /* System Internal Interrupt Control Register */
  152. u32 sepnr; /* System External Interrupt Pending Register */
  153. u32 smprr_a; /* System Mixed Interrupt Group A Priority Register */
  154. u32 smprr_b; /* System Mixed Interrupt Group B Priority Register */
  155. u32 semsr; /* System External Interrupt Mask Register */
  156. u32 secnr; /* System External Interrupt Control Register */
  157. u32 sersr; /* System Error Status Register */
  158. u32 sermr; /* System Error Mask Register */
  159. u32 sercr; /* System Error Control Register */
  160. u32 sepcr; /* System External Interrupt Polarity Control Register */
  161. u32 sifcr_h; /* System Internal Interrupt Force Register - High */
  162. u32 sifcr_l; /* System Internal Interrupt Force Register - Low */
  163. u32 sefcr; /* System External Interrupt Force Register */
  164. u32 serfr; /* System Error Force Register */
  165. u32 scvcr; /* System Critical Interrupt Vector Register */
  166. u32 smvcr; /* System Management Interrupt Vector Register */
  167. u8 res[0x98];
  168. } ipic83xx_t;
  169. /*
  170. * System Arbiter Registers
  171. */
  172. typedef struct arbiter83xx {
  173. u32 acr; /* Arbiter Configuration Register */
  174. u32 atr; /* Arbiter Timers Register */
  175. u8 res[4];
  176. u32 aer; /* Arbiter Event Register */
  177. u32 aidr; /* Arbiter Interrupt Definition Register */
  178. u32 amr; /* Arbiter Mask Register */
  179. u32 aeatr; /* Arbiter Event Attributes Register */
  180. u32 aeadr; /* Arbiter Event Address Register */
  181. u32 aerr; /* Arbiter Event Response Register */
  182. u8 res1[0xDC];
  183. } arbiter83xx_t;
  184. /*
  185. * Reset Module
  186. */
  187. typedef struct reset83xx {
  188. u32 rcwl; /* Reset Configuration Word Low Register */
  189. u32 rcwh; /* Reset Configuration Word High Register */
  190. u8 res0[8];
  191. u32 rsr; /* Reset Status Register */
  192. u32 rmr; /* Reset Mode Register */
  193. u32 rpr; /* Reset protection Register */
  194. u32 rcr; /* Reset Control Register */
  195. u32 rcer; /* Reset Control Enable Register */
  196. u8 res1[0xDC];
  197. } reset83xx_t;
  198. /*
  199. * Clock Module
  200. */
  201. typedef struct clk83xx {
  202. u32 spmr; /* system PLL mode Register */
  203. u32 occr; /* output clock control Register */
  204. u32 sccr; /* system clock control Register */
  205. u8 res0[0xF4];
  206. } clk83xx_t;
  207. /*
  208. * Power Management Control Module
  209. */
  210. typedef struct pmc83xx {
  211. u32 pmccr; /* PMC Configuration Register */
  212. u32 pmcer; /* PMC Event Register */
  213. u32 pmcmr; /* PMC Mask Register */
  214. u32 pmccr1; /* PMC Configuration Register 1 */
  215. u32 pmccr2; /* PMC Configuration Register 2 */
  216. u8 res0[0xEC];
  217. } pmc83xx_t;
  218. /*
  219. * General purpose I/O module
  220. */
  221. typedef struct gpio83xx {
  222. u32 dir; /* direction register */
  223. u32 odr; /* open drain register */
  224. u32 dat; /* data register */
  225. u32 ier; /* interrupt event register */
  226. u32 imr; /* interrupt mask register */
  227. u32 icr; /* external interrupt control register */
  228. u8 res0[0xE8];
  229. } gpio83xx_t;
  230. /*
  231. * QE Ports Interrupts Registers
  232. */
  233. typedef struct qepi83xx {
  234. u8 res0[0xC];
  235. u32 qepier; /* QE Ports Interrupt Event Register */
  236. u32 qepimr; /* QE Ports Interrupt Mask Register */
  237. u32 qepicr; /* QE Ports Interrupt Control Register */
  238. u8 res1[0xE8];
  239. } qepi83xx_t;
  240. /*
  241. * QE Parallel I/O Ports
  242. */
  243. typedef struct gpio_n {
  244. u32 podr; /* Open Drain Register */
  245. u32 pdat; /* Data Register */
  246. u32 dir1; /* direction register 1 */
  247. u32 dir2; /* direction register 2 */
  248. u32 ppar1; /* Pin Assignment Register 1 */
  249. u32 ppar2; /* Pin Assignment Register 2 */
  250. } gpio_n_t;
  251. typedef struct qegpio83xx {
  252. gpio_n_t ioport[0x7];
  253. u8 res0[0x358];
  254. } qepio83xx_t;
  255. /*
  256. * QE Secondary Bus Access Windows
  257. */
  258. typedef struct qesba83xx {
  259. u32 lbmcsar; /* Local bus memory controller start address */
  260. u32 sdmcsar; /* Secondary DDR memory controller start address */
  261. u8 res0[0x38];
  262. u32 lbmcear; /* Local bus memory controller end address */
  263. u32 sdmcear; /* Secondary DDR memory controller end address */
  264. u8 res1[0x38];
  265. u32 lbmcar; /* Local bus memory controller attributes */
  266. u32 sdmcar; /* Secondary DDR memory controller attributes */
  267. u8 res2[0x378];
  268. } qesba83xx_t;
  269. /*
  270. * DDR Memory Controller Memory Map
  271. */
  272. #if defined(CONFIG_FSL_DDR2) || defined(CONFIG_FSL_DDR3)
  273. typedef struct ccsr_ddr {
  274. u32 cs0_bnds; /* Chip Select 0 Memory Bounds */
  275. u8 res1[4];
  276. u32 cs1_bnds; /* Chip Select 1 Memory Bounds */
  277. u8 res2[4];
  278. u32 cs2_bnds; /* Chip Select 2 Memory Bounds */
  279. u8 res3[4];
  280. u32 cs3_bnds; /* Chip Select 3 Memory Bounds */
  281. u8 res4[100];
  282. u32 cs0_config; /* Chip Select Configuration */
  283. u32 cs1_config; /* Chip Select Configuration */
  284. u32 cs2_config; /* Chip Select Configuration */
  285. u32 cs3_config; /* Chip Select Configuration */
  286. u8 res4a[48];
  287. u32 cs0_config_2; /* Chip Select Configuration 2 */
  288. u32 cs1_config_2; /* Chip Select Configuration 2 */
  289. u32 cs2_config_2; /* Chip Select Configuration 2 */
  290. u32 cs3_config_2; /* Chip Select Configuration 2 */
  291. u8 res5[48];
  292. u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
  293. u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
  294. u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
  295. u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
  296. u32 sdram_cfg; /* SDRAM Control Configuration */
  297. u32 sdram_cfg_2; /* SDRAM Control Configuration 2 */
  298. u32 sdram_mode; /* SDRAM Mode Configuration */
  299. u32 sdram_mode_2; /* SDRAM Mode Configuration 2 */
  300. u32 sdram_md_cntl; /* SDRAM Mode Control */
  301. u32 sdram_interval; /* SDRAM Interval Configuration */
  302. u32 sdram_data_init; /* SDRAM Data initialization */
  303. u8 res6[4];
  304. u32 sdram_clk_cntl; /* SDRAM Clock Control */
  305. u8 res7[20];
  306. u32 init_addr; /* training init addr */
  307. u32 init_ext_addr; /* training init extended addr */
  308. u8 res8_1[16];
  309. u32 timing_cfg_4; /* SDRAM Timing Configuration 4 */
  310. u32 timing_cfg_5; /* SDRAM Timing Configuration 5 */
  311. u8 reg8_1a[8];
  312. u32 ddr_zq_cntl; /* ZQ calibration control*/
  313. u32 ddr_wrlvl_cntl; /* write leveling control*/
  314. u8 reg8_1aa[4];
  315. u32 ddr_sr_cntr; /* self refresh counter */
  316. u32 ddr_sdram_rcw_1; /* Control Words 1 */
  317. u32 ddr_sdram_rcw_2; /* Control Words 2 */
  318. u8 reg_1ab[8];
  319. u32 ddr_wrlvl_cntl_2; /* write leveling control 2 */
  320. u32 ddr_wrlvl_cntl_3; /* write leveling control 3 */
  321. u8 res8_1b[104];
  322. u32 sdram_mode_3; /* SDRAM Mode Configuration 3 */
  323. u32 sdram_mode_4; /* SDRAM Mode Configuration 4 */
  324. u32 sdram_mode_5; /* SDRAM Mode Configuration 5 */
  325. u32 sdram_mode_6; /* SDRAM Mode Configuration 6 */
  326. u32 sdram_mode_7; /* SDRAM Mode Configuration 7 */
  327. u32 sdram_mode_8; /* SDRAM Mode Configuration 8 */
  328. u8 res8_1ba[0x908];
  329. u32 ddr_dsr1; /* Debug Status 1 */
  330. u32 ddr_dsr2; /* Debug Status 2 */
  331. u32 ddr_cdr1; /* Control Driver 1 */
  332. u32 ddr_cdr2; /* Control Driver 2 */
  333. u8 res8_1c[200];
  334. u32 ip_rev1; /* IP Block Revision 1 */
  335. u32 ip_rev2; /* IP Block Revision 2 */
  336. u32 eor; /* Enhanced Optimization Register */
  337. u8 res8_2[252];
  338. u32 mtcr; /* Memory Test Control Register */
  339. u8 res8_3[28];
  340. u32 mtp1; /* Memory Test Pattern 1 */
  341. u32 mtp2; /* Memory Test Pattern 2 */
  342. u32 mtp3; /* Memory Test Pattern 3 */
  343. u32 mtp4; /* Memory Test Pattern 4 */
  344. u32 mtp5; /* Memory Test Pattern 5 */
  345. u32 mtp6; /* Memory Test Pattern 6 */
  346. u32 mtp7; /* Memory Test Pattern 7 */
  347. u32 mtp8; /* Memory Test Pattern 8 */
  348. u32 mtp9; /* Memory Test Pattern 9 */
  349. u32 mtp10; /* Memory Test Pattern 10 */
  350. u8 res8_4[184];
  351. u32 data_err_inject_hi; /* Data Path Err Injection Mask High */
  352. u32 data_err_inject_lo; /* Data Path Err Injection Mask Low */
  353. u32 ecc_err_inject; /* Data Path Err Injection Mask ECC */
  354. u8 res9[20];
  355. u32 capture_data_hi; /* Data Path Read Capture High */
  356. u32 capture_data_lo; /* Data Path Read Capture Low */
  357. u32 capture_ecc; /* Data Path Read Capture ECC */
  358. u8 res10[20];
  359. u32 err_detect; /* Error Detect */
  360. u32 err_disable; /* Error Disable */
  361. u32 err_int_en;
  362. u32 capture_attributes; /* Error Attrs Capture */
  363. u32 capture_address; /* Error Addr Capture */
  364. u32 capture_ext_address; /* Error Extended Addr Capture */
  365. u32 err_sbe; /* Single-Bit ECC Error Management */
  366. u8 res11[164];
  367. u32 debug[32]; /* debug_1 to debug_32 */
  368. u8 res12[128];
  369. } ccsr_ddr_t;
  370. #else
  371. typedef struct ddr_cs_bnds {
  372. u32 csbnds;
  373. u8 res0[4];
  374. } ddr_cs_bnds_t;
  375. typedef struct ddr83xx {
  376. ddr_cs_bnds_t csbnds[4];/* Chip Select x Memory Bounds */
  377. u8 res0[0x60];
  378. u32 cs_config[4]; /* Chip Select x Configuration */
  379. u8 res1[0x70];
  380. u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
  381. u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
  382. u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
  383. u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
  384. u32 sdram_cfg; /* SDRAM Control Configuration */
  385. u32 sdram_cfg2; /* SDRAM Control Configuration 2 */
  386. u32 sdram_mode; /* SDRAM Mode Configuration */
  387. u32 sdram_mode2; /* SDRAM Mode Configuration 2 */
  388. u32 sdram_md_cntl; /* SDRAM Mode Control */
  389. u32 sdram_interval; /* SDRAM Interval Configuration */
  390. u32 ddr_data_init; /* SDRAM Data Initialization */
  391. u8 res2[4];
  392. u32 sdram_clk_cntl; /* SDRAM Clock Control */
  393. u8 res3[0x14];
  394. u32 ddr_init_addr; /* DDR training initialization address */
  395. u32 ddr_init_ext_addr; /* DDR training initialization extended address */
  396. u8 res4[0xAA8];
  397. u32 ddr_ip_rev1; /* DDR IP block revision 1 */
  398. u32 ddr_ip_rev2; /* DDR IP block revision 2 */
  399. u8 res5[0x200];
  400. u32 data_err_inject_hi; /* Memory Data Path Error Injection Mask High */
  401. u32 data_err_inject_lo; /* Memory Data Path Error Injection Mask Low */
  402. u32 ecc_err_inject; /* Memory Data Path Error Injection Mask ECC */
  403. u8 res6[0x14];
  404. u32 capture_data_hi; /* Memory Data Path Read Capture High */
  405. u32 capture_data_lo; /* Memory Data Path Read Capture Low */
  406. u32 capture_ecc; /* Memory Data Path Read Capture ECC */
  407. u8 res7[0x14];
  408. u32 err_detect; /* Memory Error Detect */
  409. u32 err_disable; /* Memory Error Disable */
  410. u32 err_int_en; /* Memory Error Interrupt Enable */
  411. u32 capture_attributes; /* Memory Error Attributes Capture */
  412. u32 capture_address; /* Memory Error Address Capture */
  413. u32 capture_ext_address;/* Memory Error Extended Address Capture */
  414. u32 err_sbe; /* Memory Single-Bit ECC Error Management */
  415. u8 res8[0xA4];
  416. u32 debug_reg;
  417. u8 res9[0xFC];
  418. } ddr83xx_t;
  419. #endif
  420. /*
  421. * DUART
  422. */
  423. typedef struct duart83xx {
  424. u8 urbr_ulcr_udlb; /* combined register for URBR, UTHR and UDLB */
  425. u8 uier_udmb; /* combined register for UIER and UDMB */
  426. u8 uiir_ufcr_uafr; /* combined register for UIIR, UFCR and UAFR */
  427. u8 ulcr; /* line control register */
  428. u8 umcr; /* MODEM control register */
  429. u8 ulsr; /* line status register */
  430. u8 umsr; /* MODEM status register */
  431. u8 uscr; /* scratch register */
  432. u8 res0[8];
  433. u8 udsr; /* DMA status register */
  434. u8 res1[3];
  435. u8 res2[0xEC];
  436. } duart83xx_t;
  437. /*
  438. * DMA/Messaging Unit
  439. */
  440. typedef struct dma83xx {
  441. u32 res0[0xC]; /* 0x0-0x29 reseverd */
  442. u32 omisr; /* 0x30 Outbound message interrupt status register */
  443. u32 omimr; /* 0x34 Outbound message interrupt mask register */
  444. u32 res1[0x6]; /* 0x38-0x49 reserved */
  445. u32 imr0; /* 0x50 Inbound message register 0 */
  446. u32 imr1; /* 0x54 Inbound message register 1 */
  447. u32 omr0; /* 0x58 Outbound message register 0 */
  448. u32 omr1; /* 0x5C Outbound message register 1 */
  449. u32 odr; /* 0x60 Outbound doorbell register */
  450. u32 res2; /* 0x64-0x67 reserved */
  451. u32 idr; /* 0x68 Inbound doorbell register */
  452. u32 res3[0x5]; /* 0x6C-0x79 reserved */
  453. u32 imisr; /* 0x80 Inbound message interrupt status register */
  454. u32 imimr; /* 0x84 Inbound message interrupt mask register */
  455. u32 res4[0x1E]; /* 0x88-0x99 reserved */
  456. struct fsl_dma dma[4];
  457. } dma83xx_t;
  458. /*
  459. * PCI Software Configuration Registers
  460. */
  461. typedef struct pciconf83xx {
  462. u32 config_address;
  463. u32 config_data;
  464. u32 int_ack;
  465. u8 res[116];
  466. } pciconf83xx_t;
  467. /*
  468. * PCI Outbound Translation Register
  469. */
  470. typedef struct pci_outbound_window {
  471. u32 potar;
  472. u8 res0[4];
  473. u32 pobar;
  474. u8 res1[4];
  475. u32 pocmr;
  476. u8 res2[4];
  477. } pot83xx_t;
  478. /*
  479. * Sequencer
  480. */
  481. typedef struct ios83xx {
  482. pot83xx_t pot[6];
  483. u8 res0[0x60];
  484. u32 pmcr;
  485. u8 res1[4];
  486. u32 dtcr;
  487. u8 res2[4];
  488. } ios83xx_t;
  489. /*
  490. * PCI Controller Control and Status Registers
  491. */
  492. typedef struct pcictrl83xx {
  493. u32 esr;
  494. u32 ecdr;
  495. u32 eer;
  496. u32 eatcr;
  497. u32 eacr;
  498. u32 eeacr;
  499. u32 edlcr;
  500. u32 edhcr;
  501. u32 gcr;
  502. u32 ecr;
  503. u32 gsr;
  504. u8 res0[12];
  505. u32 pitar2;
  506. u8 res1[4];
  507. u32 pibar2;
  508. u32 piebar2;
  509. u32 piwar2;
  510. u8 res2[4];
  511. u32 pitar1;
  512. u8 res3[4];
  513. u32 pibar1;
  514. u32 piebar1;
  515. u32 piwar1;
  516. u8 res4[4];
  517. u32 pitar0;
  518. u8 res5[4];
  519. u32 pibar0;
  520. u8 res6[4];
  521. u32 piwar0;
  522. u8 res7[132];
  523. } pcictrl83xx_t;
  524. /*
  525. * USB
  526. */
  527. typedef struct usb83xx {
  528. u8 fixme[0x1000];
  529. } usb83xx_t;
  530. /*
  531. * TSEC
  532. */
  533. typedef struct tsec83xx {
  534. u8 fixme[0x1000];
  535. } tsec83xx_t;
  536. /*
  537. * Security
  538. */
  539. typedef struct security83xx {
  540. u8 fixme[0x10000];
  541. } security83xx_t;
  542. /*
  543. * PCI Express
  544. */
  545. struct pex_inbound_window {
  546. u32 ar;
  547. u32 tar;
  548. u32 barl;
  549. u32 barh;
  550. };
  551. struct pex_outbound_window {
  552. u32 ar;
  553. u32 bar;
  554. u32 tarl;
  555. u32 tarh;
  556. };
  557. struct pex_csb_bridge {
  558. u32 pex_csb_ver;
  559. u32 pex_csb_cab;
  560. u32 pex_csb_ctrl;
  561. u8 res0[8];
  562. u32 pex_dms_dstmr;
  563. u8 res1[4];
  564. u32 pex_cbs_stat;
  565. u8 res2[0x20];
  566. u32 pex_csb_obctrl;
  567. u32 pex_csb_obstat;
  568. u8 res3[0x98];
  569. u32 pex_csb_ibctrl;
  570. u32 pex_csb_ibstat;
  571. u8 res4[0xb8];
  572. u32 pex_wdma_ctrl;
  573. u32 pex_wdma_addr;
  574. u32 pex_wdma_stat;
  575. u8 res5[0x94];
  576. u32 pex_rdma_ctrl;
  577. u32 pex_rdma_addr;
  578. u32 pex_rdma_stat;
  579. u8 res6[0xd4];
  580. u32 pex_ombcr;
  581. u32 pex_ombdr;
  582. u8 res7[0x38];
  583. u32 pex_imbcr;
  584. u32 pex_imbdr;
  585. u8 res8[0x38];
  586. u32 pex_int_enb;
  587. u32 pex_int_stat;
  588. u32 pex_int_apio_vec1;
  589. u32 pex_int_apio_vec2;
  590. u8 res9[0x10];
  591. u32 pex_int_ppio_vec1;
  592. u32 pex_int_ppio_vec2;
  593. u32 pex_int_wdma_vec1;
  594. u32 pex_int_wdma_vec2;
  595. u32 pex_int_rdma_vec1;
  596. u32 pex_int_rdma_vec2;
  597. u32 pex_int_misc_vec;
  598. u8 res10[4];
  599. u32 pex_int_axi_pio_enb;
  600. u32 pex_int_axi_wdma_enb;
  601. u32 pex_int_axi_rdma_enb;
  602. u32 pex_int_axi_misc_enb;
  603. u32 pex_int_axi_pio_stat;
  604. u32 pex_int_axi_wdma_stat;
  605. u32 pex_int_axi_rdma_stat;
  606. u32 pex_int_axi_misc_stat;
  607. u8 res11[0xa0];
  608. struct pex_outbound_window pex_outbound_win[4];
  609. u8 res12[0x100];
  610. u32 pex_epiwtar0;
  611. u32 pex_epiwtar1;
  612. u32 pex_epiwtar2;
  613. u32 pex_epiwtar3;
  614. u8 res13[0x70];
  615. struct pex_inbound_window pex_inbound_win[4];
  616. };
  617. typedef struct pex83xx {
  618. u8 pex_cfg_header[0x404];
  619. u32 pex_ltssm_stat;
  620. u8 res0[0x30];
  621. u32 pex_ack_replay_timeout;
  622. u8 res1[4];
  623. u32 pex_gclk_ratio;
  624. u8 res2[0xc];
  625. u32 pex_pm_timer;
  626. u32 pex_pme_timeout;
  627. u8 res3[4];
  628. u32 pex_aspm_req_timer;
  629. u8 res4[0x18];
  630. u32 pex_ssvid_update;
  631. u8 res5[0x34];
  632. u32 pex_cfg_ready;
  633. u8 res6[0x24];
  634. u32 pex_bar_sizel;
  635. u8 res7[4];
  636. u32 pex_bar_sel;
  637. u8 res8[0x20];
  638. u32 pex_bar_pf;
  639. u8 res9[0x88];
  640. u32 pex_pme_to_ack_tor;
  641. u8 res10[0xc];
  642. u32 pex_ss_intr_mask;
  643. u8 res11[0x25c];
  644. struct pex_csb_bridge bridge;
  645. u8 res12[0x160];
  646. } pex83xx_t;
  647. /*
  648. * SATA
  649. */
  650. typedef struct sata83xx {
  651. u8 fixme[0x1000];
  652. } sata83xx_t;
  653. /*
  654. * eSDHC
  655. */
  656. typedef struct sdhc83xx {
  657. u8 fixme[0x1000];
  658. } sdhc83xx_t;
  659. /*
  660. * SerDes
  661. */
  662. typedef struct serdes83xx {
  663. u32 srdscr0;
  664. u32 srdscr1;
  665. u32 srdscr2;
  666. u32 srdscr3;
  667. u32 srdscr4;
  668. u8 res0[0xc];
  669. u32 srdsrstctl;
  670. u8 res1[0xdc];
  671. } serdes83xx_t;
  672. /*
  673. * On Chip ROM
  674. */
  675. typedef struct rom83xx {
  676. u8 mem[0x10000];
  677. } rom83xx_t;
  678. /*
  679. * TDM
  680. */
  681. typedef struct tdm83xx {
  682. u8 fixme[0x200];
  683. } tdm83xx_t;
  684. /*
  685. * TDM DMAC
  686. */
  687. typedef struct tdmdmac83xx {
  688. u8 fixme[0x2000];
  689. } tdmdmac83xx_t;
  690. #if defined(CONFIG_MPC834x)
  691. typedef struct immap {
  692. sysconf83xx_t sysconf; /* System configuration */
  693. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  694. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  695. rtclk83xx_t pit; /* Periodic Interval Timer */
  696. gtm83xx_t gtm[2]; /* Global Timers Module */
  697. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  698. arbiter83xx_t arbiter; /* System Arbiter Registers */
  699. reset83xx_t reset; /* Reset Module */
  700. clk83xx_t clk; /* System Clock Module */
  701. pmc83xx_t pmc; /* Power Management Control Module */
  702. gpio83xx_t gpio[2]; /* General purpose I/O module */
  703. u8 res0[0x200];
  704. u8 dll_ddr[0x100];
  705. u8 dll_lbc[0x100];
  706. u8 res1[0xE00];
  707. #if defined(CONFIG_FSL_DDR2) || defined(CONFIG_FSL_DDR3)
  708. ccsr_ddr_t ddr; /* DDR Memory Controller Memory */
  709. #else
  710. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  711. #endif
  712. fsl_i2c_t i2c[2]; /* I2C Controllers */
  713. u8 res2[0x1300];
  714. duart83xx_t duart[2]; /* DUART */
  715. u8 res3[0x900];
  716. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  717. u8 res4[0x1000];
  718. spi8xxx_t spi; /* Serial Peripheral Interface */
  719. dma83xx_t dma; /* DMA */
  720. pciconf83xx_t pci_conf[2]; /* PCI Software Configuration Registers */
  721. ios83xx_t ios; /* Sequencer */
  722. pcictrl83xx_t pci_ctrl[2]; /* PCI Controller Control and Status Registers */
  723. u8 res5[0x19900];
  724. usb83xx_t usb[2];
  725. tsec83xx_t tsec[2];
  726. u8 res6[0xA000];
  727. security83xx_t security;
  728. u8 res7[0xC0000];
  729. } immap_t;
  730. #ifdef CONFIG_HAS_FSL_MPH_USB
  731. #define CONFIG_SYS_MPC83xx_USB_OFFSET 0x22000 /* use the MPH controller */
  732. #else
  733. #define CONFIG_SYS_MPC83xx_USB_OFFSET 0x23000 /* use the DR controller */
  734. #endif
  735. #elif defined(CONFIG_MPC8313)
  736. typedef struct immap {
  737. sysconf83xx_t sysconf; /* System configuration */
  738. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  739. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  740. rtclk83xx_t pit; /* Periodic Interval Timer */
  741. gtm83xx_t gtm[2]; /* Global Timers Module */
  742. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  743. arbiter83xx_t arbiter; /* System Arbiter Registers */
  744. reset83xx_t reset; /* Reset Module */
  745. clk83xx_t clk; /* System Clock Module */
  746. pmc83xx_t pmc; /* Power Management Control Module */
  747. gpio83xx_t gpio[1]; /* General purpose I/O module */
  748. u8 res0[0x1300];
  749. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  750. fsl_i2c_t i2c[2]; /* I2C Controllers */
  751. u8 res1[0x1300];
  752. duart83xx_t duart[2]; /* DUART */
  753. u8 res2[0x900];
  754. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  755. u8 res3[0x1000];
  756. spi8xxx_t spi; /* Serial Peripheral Interface */
  757. dma83xx_t dma; /* DMA */
  758. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  759. u8 res4[0x80];
  760. ios83xx_t ios; /* Sequencer */
  761. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  762. u8 res5[0x1aa00];
  763. usb83xx_t usb[1];
  764. tsec83xx_t tsec[2];
  765. u8 res6[0xA000];
  766. security83xx_t security;
  767. u8 res7[0xC0000];
  768. } immap_t;
  769. #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315)
  770. typedef struct immap {
  771. sysconf83xx_t sysconf; /* System configuration */
  772. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  773. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  774. rtclk83xx_t pit; /* Periodic Interval Timer */
  775. gtm83xx_t gtm[2]; /* Global Timers Module */
  776. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  777. arbiter83xx_t arbiter; /* System Arbiter Registers */
  778. reset83xx_t reset; /* Reset Module */
  779. clk83xx_t clk; /* System Clock Module */
  780. pmc83xx_t pmc; /* Power Management Control Module */
  781. gpio83xx_t gpio[1]; /* General purpose I/O module */
  782. u8 res0[0x1300];
  783. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  784. fsl_i2c_t i2c[2]; /* I2C Controllers */
  785. u8 res1[0x1300];
  786. duart83xx_t duart[2]; /* DUART */
  787. u8 res2[0x900];
  788. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  789. u8 res3[0x1000];
  790. spi8xxx_t spi; /* Serial Peripheral Interface */
  791. dma83xx_t dma; /* DMA */
  792. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  793. u8 res4[0x80];
  794. ios83xx_t ios; /* Sequencer */
  795. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  796. u8 res5[0xa00];
  797. pex83xx_t pciexp[2]; /* PCI Express Controller */
  798. u8 res6[0xb000];
  799. tdm83xx_t tdm; /* TDM Controller */
  800. u8 res7[0x1e00];
  801. sata83xx_t sata[2]; /* SATA Controller */
  802. u8 res8[0x9000];
  803. usb83xx_t usb[1]; /* USB DR Controller */
  804. tsec83xx_t tsec[2];
  805. u8 res9[0x6000];
  806. tdmdmac83xx_t tdmdmac; /* TDM DMAC */
  807. u8 res10[0x2000];
  808. security83xx_t security;
  809. u8 res11[0xA3000];
  810. serdes83xx_t serdes[1]; /* SerDes Registers */
  811. u8 res12[0x1CF00];
  812. } immap_t;
  813. #elif defined(CONFIG_MPC837x)
  814. typedef struct immap {
  815. sysconf83xx_t sysconf; /* System configuration */
  816. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  817. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  818. rtclk83xx_t pit; /* Periodic Interval Timer */
  819. gtm83xx_t gtm[2]; /* Global Timers Module */
  820. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  821. arbiter83xx_t arbiter; /* System Arbiter Registers */
  822. reset83xx_t reset; /* Reset Module */
  823. clk83xx_t clk; /* System Clock Module */
  824. pmc83xx_t pmc; /* Power Management Control Module */
  825. gpio83xx_t gpio[2]; /* General purpose I/O module */
  826. u8 res0[0x1200];
  827. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  828. fsl_i2c_t i2c[2]; /* I2C Controllers */
  829. u8 res1[0x1300];
  830. duart83xx_t duart[2]; /* DUART */
  831. u8 res2[0x900];
  832. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  833. u8 res3[0x1000];
  834. spi8xxx_t spi; /* Serial Peripheral Interface */
  835. dma83xx_t dma; /* DMA */
  836. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  837. u8 res4[0x80];
  838. ios83xx_t ios; /* Sequencer */
  839. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  840. u8 res5[0xa00];
  841. pex83xx_t pciexp[2]; /* PCI Express Controller */
  842. u8 res6[0xd000];
  843. sata83xx_t sata[4]; /* SATA Controller */
  844. u8 res7[0x7000];
  845. usb83xx_t usb[1]; /* USB DR Controller */
  846. tsec83xx_t tsec[2];
  847. u8 res8[0x8000];
  848. sdhc83xx_t sdhc; /* SDHC Controller */
  849. u8 res9[0x1000];
  850. security83xx_t security;
  851. u8 res10[0xA3000];
  852. serdes83xx_t serdes[2]; /* SerDes Registers */
  853. u8 res11[0xCE00];
  854. rom83xx_t rom; /* On Chip ROM */
  855. } immap_t;
  856. #elif defined(CONFIG_MPC8360)
  857. typedef struct immap {
  858. sysconf83xx_t sysconf; /* System configuration */
  859. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  860. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  861. rtclk83xx_t pit; /* Periodic Interval Timer */
  862. u8 res0[0x200];
  863. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  864. arbiter83xx_t arbiter; /* System Arbiter Registers */
  865. reset83xx_t reset; /* Reset Module */
  866. clk83xx_t clk; /* System Clock Module */
  867. pmc83xx_t pmc; /* Power Management Control Module */
  868. qepi83xx_t qepi; /* QE Ports Interrupts Registers */
  869. u8 res1[0x300];
  870. u8 dll_ddr[0x100];
  871. u8 dll_lbc[0x100];
  872. u8 res2[0x200];
  873. qepio83xx_t qepio; /* QE Parallel I/O ports */
  874. qesba83xx_t qesba; /* QE Secondary Bus Access Windows */
  875. u8 res3[0x400];
  876. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  877. fsl_i2c_t i2c[2]; /* I2C Controllers */
  878. u8 res4[0x1300];
  879. duart83xx_t duart[2]; /* DUART */
  880. u8 res5[0x900];
  881. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  882. u8 res6[0x2000];
  883. dma83xx_t dma; /* DMA */
  884. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  885. u8 res7[128];
  886. ios83xx_t ios; /* Sequencer (IOS) */
  887. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  888. u8 res8[0x4A00];
  889. ddr83xx_t ddr_secondary; /* Secondary DDR Memory Controller Memory Map */
  890. u8 res9[0x22000];
  891. security83xx_t security;
  892. u8 res10[0xC0000];
  893. u8 qe[0x100000]; /* QE block */
  894. } immap_t;
  895. #elif defined(CONFIG_MPC832x)
  896. typedef struct immap {
  897. sysconf83xx_t sysconf; /* System configuration */
  898. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  899. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  900. rtclk83xx_t pit; /* Periodic Interval Timer */
  901. gtm83xx_t gtm[2]; /* Global Timers Module */
  902. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  903. arbiter83xx_t arbiter; /* System Arbiter Registers */
  904. reset83xx_t reset; /* Reset Module */
  905. clk83xx_t clk; /* System Clock Module */
  906. pmc83xx_t pmc; /* Power Management Control Module */
  907. qepi83xx_t qepi; /* QE Ports Interrupts Registers */
  908. u8 res0[0x300];
  909. u8 dll_ddr[0x100];
  910. u8 dll_lbc[0x100];
  911. u8 res1[0x200];
  912. qepio83xx_t qepio; /* QE Parallel I/O ports */
  913. u8 res2[0x800];
  914. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  915. fsl_i2c_t i2c[2]; /* I2C Controllers */
  916. u8 res3[0x1300];
  917. duart83xx_t duart[2]; /* DUART */
  918. u8 res4[0x900];
  919. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  920. u8 res5[0x2000];
  921. dma83xx_t dma; /* DMA */
  922. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  923. u8 res6[128];
  924. ios83xx_t ios; /* Sequencer (IOS) */
  925. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  926. u8 res7[0x27A00];
  927. security83xx_t security;
  928. u8 res8[0xC0000];
  929. u8 qe[0x100000]; /* QE block */
  930. } immap_t;
  931. #endif
  932. #define CONFIG_SYS_MPC83xx_DDR_OFFSET (0x2000)
  933. #define CONFIG_SYS_MPC83xx_DDR_ADDR \
  934. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_DDR_OFFSET)
  935. #define CONFIG_SYS_MPC83xx_DMA_OFFSET (0x8000)
  936. #define CONFIG_SYS_MPC83xx_DMA_ADDR \
  937. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_DMA_OFFSET)
  938. #define CONFIG_SYS_MPC83xx_ESDHC_OFFSET (0x2e000)
  939. #define CONFIG_SYS_MPC83xx_ESDHC_ADDR \
  940. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_ESDHC_OFFSET)
  941. #ifndef CONFIG_SYS_MPC83xx_USB_OFFSET
  942. #define CONFIG_SYS_MPC83xx_USB_OFFSET 0x23000
  943. #endif
  944. #define CONFIG_SYS_MPC83xx_USB_ADDR \
  945. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_USB_OFFSET)
  946. #define CONFIG_SYS_LBC_ADDR (&((immap_t *)CONFIG_SYS_IMMR)->im_lbc)
  947. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  948. #define CONFIG_SYS_MDIO1_OFFSET 0x24000
  949. #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  950. #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
  951. #endif /* __IMMAP_83xx__ */