fsl_tgec.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #ifndef __TGEC_H__
  21. #define __TGEC_H__
  22. #include <phy.h>
  23. struct tgec {
  24. /* 10GEC general control and status registers */
  25. u32 tgec_id; /* Controller ID register */
  26. u32 res0;
  27. u32 command_config; /* Control and configuration register */
  28. u32 mac_addr_0; /* Lower 32 bits of 48-bit MAC address */
  29. u32 mac_addr_1; /* Upper 16 bits of 48-bit MAC address */
  30. u32 maxfrm; /* Maximum frame length register */
  31. u32 pause_quant; /* Pause quanta register */
  32. u32 res1[4];
  33. u32 hashtable_ctrl; /* Hash table control register */
  34. u32 res2[4];
  35. u32 status; /* MAC status register */
  36. u32 tx_ipg_length; /* Transmitter inter-packet-gap register */
  37. u32 mac_addr_2; /* Lower 32 bits of the 2nd 48-bit MAC addr */
  38. u32 mac_addr_3; /* Upper 16 bits of the 2nd 48-bit MAC addr */
  39. u32 res3[4];
  40. u32 imask; /* Interrupt mask register */
  41. u32 ievent; /* Interrupt event register */
  42. u32 res4[6];
  43. /* 10GEC statistics counter registers */
  44. u32 tx_frame_u; /* Tx frame counter upper */
  45. u32 tx_frame_l; /* Tx frame counter lower */
  46. u32 rx_frame_u; /* Rx frame counter upper */
  47. u32 rx_frame_l; /* Rx frame counter lower */
  48. u32 rx_frame_crc_err_u; /* Rx frame check sequence error upper */
  49. u32 rx_frame_crc_err_l; /* Rx frame check sequence error lower */
  50. u32 rx_align_err_u; /* Rx alignment error upper */
  51. u32 rx_align_err_l; /* Rx alignment error lower */
  52. u32 tx_pause_frame_u; /* Tx valid pause frame upper */
  53. u32 tx_pause_frame_l; /* Tx valid pause frame lower */
  54. u32 rx_pause_frame_u; /* Rx valid pause frame upper */
  55. u32 rx_pause_frame_l; /* Rx valid pause frame upper */
  56. u32 rx_long_err_u; /* Rx too long frame error upper */
  57. u32 rx_long_err_l; /* Rx too long frame error lower */
  58. u32 rx_frame_err_u; /* Rx frame length error upper */
  59. u32 rx_frame_err_l; /* Rx frame length error lower */
  60. u32 tx_vlan_u; /* Tx VLAN frame upper */
  61. u32 tx_vlan_l; /* Tx VLAN frame lower */
  62. u32 rx_vlan_u; /* Rx VLAN frame upper */
  63. u32 rx_vlan_l; /* Rx VLAN frame lower */
  64. u32 tx_oct_u; /* Tx octets upper */
  65. u32 tx_oct_l; /* Tx octets lower */
  66. u32 rx_oct_u; /* Rx octets upper */
  67. u32 rx_oct_l; /* Rx octets lower */
  68. u32 rx_uni_u; /* Rx unicast frame upper */
  69. u32 rx_uni_l; /* Rx unicast frame lower */
  70. u32 rx_multi_u; /* Rx multicast frame upper */
  71. u32 rx_multi_l; /* Rx multicast frame lower */
  72. u32 rx_brd_u; /* Rx broadcast frame upper */
  73. u32 rx_brd_l; /* Rx broadcast frame lower */
  74. u32 tx_frame_err_u; /* Tx frame error upper */
  75. u32 tx_frame_err_l; /* Tx frame error lower */
  76. u32 tx_uni_u; /* Tx unicast frame upper */
  77. u32 tx_uni_l; /* Tx unicast frame lower */
  78. u32 tx_multi_u; /* Tx multicast frame upper */
  79. u32 tx_multi_l; /* Tx multicast frame lower */
  80. u32 tx_brd_u; /* Tx broadcast frame upper */
  81. u32 tx_brd_l; /* Tx broadcast frame lower */
  82. u32 rx_drop_u; /* Rx dropped packets upper */
  83. u32 rx_drop_l; /* Rx dropped packets lower */
  84. u32 rx_eoct_u; /* Rx ethernet octets upper */
  85. u32 rx_eoct_l; /* Rx ethernet octets lower */
  86. u32 rx_pkt_u; /* Rx packets upper */
  87. u32 rx_pkt_l; /* Rx packets lower */
  88. u32 tx_undsz_u; /* Undersized packet upper */
  89. u32 tx_undsz_l; /* Undersized packet lower */
  90. u32 rx_64_u; /* Rx 64 oct packet upper */
  91. u32 rx_64_l; /* Rx 64 oct packet lower */
  92. u32 rx_127_u; /* Rx 65 to 127 oct packet upper */
  93. u32 rx_127_l; /* Rx 65 to 127 oct packet lower */
  94. u32 rx_255_u; /* Rx 128 to 255 oct packet upper */
  95. u32 rx_255_l; /* Rx 128 to 255 oct packet lower */
  96. u32 rx_511_u; /* Rx 256 to 511 oct packet upper */
  97. u32 rx_511_l; /* Rx 256 to 511 oct packet lower */
  98. u32 rx_1023_u; /* Rx 512 to 1023 oct packet upper */
  99. u32 rx_1023_l; /* Rx 512 to 1023 oct packet lower */
  100. u32 rx_1518_u; /* Rx 1024 to 1518 oct packet upper */
  101. u32 rx_1518_l; /* Rx 1024 to 1518 oct packet lower */
  102. u32 rx_1519_u; /* Rx 1519 to max oct packet upper */
  103. u32 rx_1519_l; /* Rx 1519 to max oct packet lower */
  104. u32 tx_oversz_u; /* oversized packet upper */
  105. u32 tx_oversz_l; /* oversized packet lower */
  106. u32 tx_jabber_u; /* Jabber packet upper */
  107. u32 tx_jabber_l; /* Jabber packet lower */
  108. u32 tx_frag_u; /* Fragment packet upper */
  109. u32 tx_frag_l; /* Fragment packet lower */
  110. u32 rx_err_u; /* Rx frame error upper */
  111. u32 rx_err_l; /* Rx frame error lower */
  112. u32 res5[0x39a];
  113. };
  114. /* EC10G_ID - 10-gigabit ethernet MAC controller ID */
  115. #define EC10G_ID_VER_MASK 0x0000ff00
  116. #define EC10G_ID_VER_SHIFT 8
  117. #define EC10G_ID_REV_MASK 0x000000ff
  118. /* COMMAND_CONFIG - command and configuration register */
  119. #define TGEC_CMD_CFG_EN_TIMESTAMP 0x00100000 /* enable IEEE1588 */
  120. #define TGEC_CMD_CFG_TX_ADDR_INS_SEL 0x00080000 /* Tx mac addr w/ second */
  121. #define TGEC_CMD_CFG_NO_LEN_CHK 0x00020000 /* payload len chk disable */
  122. #define TGEC_CMD_CFG_SEND_IDLE 0x00010000 /* send XGMII idle seqs */
  123. #define TGEC_CMD_CFG_RX_ER_DISC 0x00004000 /* Rx err frm discard enb */
  124. #define TGEC_CMD_CFG_CMD_FRM_EN 0x00002000 /* CMD frame RX enable */
  125. #define TGEC_CMD_CFG_STAT_CLR 0x00001000 /* clear stats */
  126. #define TGEC_CMD_CFG_TX_ADDR_INS 0x00000200 /* overwrite src MAC addr */
  127. #define TGEC_CMD_CFG_PAUSE_IGNORE 0x00000100 /* ignore pause frames */
  128. #define TGEC_CMD_CFG_PAUSE_FWD 0x00000080 /* fwd pause frames */
  129. #define TGEC_CMD_CFG_CRC_FWD 0x00000040 /* fwd Rx CRC frames */
  130. #define TGEC_CMD_CFG_PAD_EN 0x00000020 /* MAC remove Rx padding */
  131. #define TGEC_CMD_CFG_PROM_EN 0x00000010 /* promiscuous mode enable */
  132. #define TGEC_CMD_CFG_WAN_MODE 0x00000008 /* WAN mode enable */
  133. #define TGEC_CMD_CFG_RX_EN 0x00000002 /* MAC Rx path enable */
  134. #define TGEC_CMD_CFG_TX_EN 0x00000001 /* MAC Tx path enable */
  135. #define TGEC_CMD_CFG_RXTX_EN (TGEC_CMD_CFG_RX_EN | TGEC_CMD_CFG_TX_EN)
  136. /* HASHTABLE_CTRL - Hashtable control register */
  137. #define HASHTABLE_CTRL_MCAST_EN 0x00000200 /* enable mulitcast Rx hash */
  138. #define HASHTABLE_CTRL_ADDR_MASK 0x000001ff
  139. /* TX_IPG_LENGTH - Transmit inter-packet gap length register */
  140. #define TX_IPG_LENGTH_IPG_LEN_MASK 0x000003ff
  141. /* IMASK - interrupt mask register */
  142. #define IMASK_MDIO_SCAN_EVENT 0x00010000 /* MDIO scan event mask */
  143. #define IMASK_MDIO_CMD_CMPL 0x00008000 /* MDIO cmd completion mask */
  144. #define IMASK_REM_FAULT 0x00004000 /* remote fault mask */
  145. #define IMASK_LOC_FAULT 0x00002000 /* local fault mask */
  146. #define IMASK_TX_ECC_ER 0x00001000 /* Tx frame ECC error mask */
  147. #define IMASK_TX_FIFO_UNFL 0x00000800 /* Tx FIFO underflow mask */
  148. #define IMASK_TX_ER 0x00000200 /* Tx frame error mask */
  149. #define IMASK_RX_FIFO_OVFL 0x00000100 /* Rx FIFO overflow mask */
  150. #define IMASK_RX_ECC_ER 0x00000080 /* Rx frame ECC error mask */
  151. #define IMASK_RX_JAB_FRM 0x00000040 /* Rx jabber frame mask */
  152. #define IMASK_RX_OVRSZ_FRM 0x00000020 /* Rx oversized frame mask */
  153. #define IMASK_RX_RUNT_FRM 0x00000010 /* Rx runt frame mask */
  154. #define IMASK_RX_FRAG_FRM 0x00000008 /* Rx fragment frame mask */
  155. #define IMASK_RX_LEN_ER 0x00000004 /* Rx payload length error mask */
  156. #define IMASK_RX_CRC_ER 0x00000002 /* Rx CRC error mask */
  157. #define IMASK_RX_ALIGN_ER 0x00000001 /* Rx alignment error mask */
  158. #define IMASK_MASK_ALL 0x00000000
  159. /* IEVENT - interrupt event register */
  160. #define IEVENT_MDIO_SCAN_EVENT 0x00010000 /* MDIO scan event */
  161. #define IEVENT_MDIO_CMD_CMPL 0x00008000 /* MDIO cmd completion */
  162. #define IEVENT_REM_FAULT 0x00004000 /* remote fault */
  163. #define IEVENT_LOC_FAULT 0x00002000 /* local fault */
  164. #define IEVENT_TX_ECC_ER 0x00001000 /* Tx frame ECC error */
  165. #define IEVENT_TX_FIFO_UNFL 0x00000800 /* Tx FIFO underflow */
  166. #define IEVENT_TX_ER 0x00000200 /* Tx frame error */
  167. #define IEVENT_RX_FIFO_OVFL 0x00000100 /* Rx FIFO overflow */
  168. #define IEVENT_RX_ECC_ER 0x00000080 /* Rx frame ECC error */
  169. #define IEVENT_RX_JAB_FRM 0x00000040 /* Rx jabber frame */
  170. #define IEVENT_RX_OVRSZ_FRM 0x00000020 /* Rx oversized frame */
  171. #define IEVENT_RX_RUNT_FRM 0x00000010 /* Rx runt frame */
  172. #define IEVENT_RX_FRAG_FRM 0x00000008 /* Rx fragment frame */
  173. #define IEVENT_RX_LEN_ER 0x00000004 /* Rx payload length error */
  174. #define IEVENT_RX_CRC_ER 0x00000002 /* Rx CRC error */
  175. #define IEVENT_RX_ALIGN_ER 0x00000001 /* Rx alignment error */
  176. #define IEVENT_CLEAR_ALL 0xffffffff
  177. struct tgec_mdio_controller {
  178. u32 res0[0xc];
  179. u32 mdio_stat; /* MDIO configuration and status */
  180. u32 mdio_ctl; /* MDIO control */
  181. u32 mdio_data; /* MDIO data */
  182. u32 mdio_addr; /* MDIO address */
  183. };
  184. #define MDIO_STAT_CLKDIV(x) (((x>>1) & 0xff) << 8)
  185. #define MDIO_STAT_BSY (1 << 0)
  186. #define MDIO_STAT_RD_ER (1 << 1)
  187. #define MDIO_CTL_DEV_ADDR(x) (x & 0x1f)
  188. #define MDIO_CTL_PORT_ADDR(x) ((x & 0x1f) << 5)
  189. #define MDIO_CTL_PRE_DIS (1 << 10)
  190. #define MDIO_CTL_SCAN_EN (1 << 11)
  191. #define MDIO_CTL_POST_INC (1 << 14)
  192. #define MDIO_CTL_READ (1 << 15)
  193. #define MDIO_DATA(x) (x & 0xffff)
  194. #define MDIO_DATA_BSY (1 << 31)
  195. struct fsl_enet_mac;
  196. void init_tgec(struct fsl_enet_mac *mac, void *base, void *phyregs,
  197. int max_rx_len);
  198. #endif