sbc2410x.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. * Gary Jennejohn <gj@denx.de>
  6. * David Mueller <d.mueller@elsoft.ch>
  7. *
  8. * Modified for the friendly-arm SBC-2410X by
  9. * (C) Copyright 2005
  10. * JinHua Luo, GuangDong Linux Center, <luo.jinhua@gd-linux.com>
  11. *
  12. * Configuation settings for the friendly-arm SBC-2410X board.
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * If we are developing, we might want to start armboot from ram
  36. * so we MUST NOT initialize critical regs like mem-timing ...
  37. */
  38. #undef CONFIG_SKIP_LOWLEVEL_INIT /* undef for developing */
  39. /*
  40. * High Level Configuration Options
  41. * (easy to change)
  42. */
  43. #define CONFIG_ARM920T 1 /* This is an ARM920T Core */
  44. #define CONFIG_S3C2410 1 /* in a SAMSUNG S3C2410 SoC */
  45. #define CONFIG_SBC2410X 1 /* on a friendly-arm SBC-2410X Board */
  46. /* input clock of PLL */
  47. #define CONFIG_SYS_CLK_FREQ 12000000/* the SBC2410X has 12MHz input clock */
  48. #define USE_920T_MMU 1
  49. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  50. /*
  51. * Size of malloc() pool
  52. */
  53. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  54. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  55. /*
  56. * Hardware drivers
  57. */
  58. #define CONFIG_DRIVER_CS8900 1 /* we have a CS8900 on-board */
  59. #define CS8900_BASE 0x19000300
  60. #define CS8900_BUS16 1 /* the Linux driver does accesses as shorts */
  61. /*
  62. * select serial console configuration
  63. */
  64. #define CONFIG_SERIAL1 1 /* we use SERIAL 1 on SBC2410X */
  65. /************************************************************
  66. * RTC
  67. ************************************************************/
  68. #define CONFIG_RTC_S3C24X0 1
  69. /* allow to overwrite serial and ethaddr */
  70. #define CONFIG_ENV_OVERWRITE
  71. #define CONFIG_BAUDRATE 115200
  72. /*
  73. * BOOTP options
  74. */
  75. #define CONFIG_BOOTP_BOOTFILESIZE
  76. #define CONFIG_BOOTP_BOOTPATH
  77. #define CONFIG_BOOTP_GATEWAY
  78. #define CONFIG_BOOTP_HOSTNAME
  79. /*
  80. * Command line configuration.
  81. */
  82. #include <config_cmd_default.h>
  83. #define CONFIG_CMD_ASKENV
  84. #define CONFIG_CMD_CACHE
  85. #define CONFIG_CMD_DATE
  86. #define CONFIG_CMD_DHCP
  87. #define CONFIG_CMD_ELF
  88. #define CONFIG_CMD_PING
  89. #define CONFIG_BOOTDELAY 3
  90. #define CONFIG_BOOTARGS "console=ttySAC0 root=/dev/nfs " \
  91. "nfsroot=192.168.0.1:/friendly-arm/rootfs_netserv " \
  92. "ip=192.168.0.69:192.168.0.1:192.168.0.1:255.255.255.0:debian:eth0:off"
  93. #define CONFIG_ETHADDR 08:00:3e:26:0a:5b
  94. #define CONFIG_NETMASK 255.255.255.0
  95. #define CONFIG_IPADDR 192.168.0.69
  96. #define CONFIG_SERVERIP 192.168.0.1
  97. /*#define CONFIG_BOOTFILE "elinos-lart" */
  98. #define CONFIG_BOOTCOMMAND "dhcp; bootm"
  99. #if defined(CONFIG_CMD_KGDB)
  100. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
  101. /* what's this ? it's not used anywhere */
  102. #define CONFIG_KGDB_SER_INDEX 1 /* which serial port to use */
  103. #endif
  104. /*
  105. * Miscellaneous configurable options
  106. */
  107. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  108. #define CONFIG_SYS_PROMPT "[ ~ljh@GDLC ]# " /* Monitor Command Prompt */
  109. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  110. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  111. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  112. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  113. #define CONFIG_SYS_MEMTEST_START 0x30000000 /* memtest works on */
  114. #define CONFIG_SYS_MEMTEST_END 0x33F00000 /* 63 MB in DRAM */
  115. #undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */
  116. #define CONFIG_SYS_LOAD_ADDR 0x33000000 /* default load address */
  117. /* the PWM TImer 4 uses a counter of 15625 for 10 ms, so we need */
  118. /* it to wrap 100 times (total 1562500) to get 1 sec. */
  119. #define CONFIG_SYS_HZ 1562500
  120. /* valid baudrates */
  121. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  122. /*-----------------------------------------------------------------------
  123. * Stack sizes
  124. *
  125. * The stack sizes are set up in start.S using the settings below
  126. */
  127. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  128. #ifdef CONFIG_USE_IRQ
  129. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  130. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  131. #endif
  132. /*-----------------------------------------------------------------------
  133. * Physical Memory Map
  134. */
  135. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  136. #define PHYS_SDRAM_1 0x30000000 /* SDRAM Bank #1 */
  137. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  138. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  139. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  140. /*-----------------------------------------------------------------------
  141. * FLASH and environment organization
  142. */
  143. /* #define CONFIG_AMD_LV400 1 /\* uncomment this if you have a LV400 flash *\/ */
  144. #define CONFIG_AMD_LV800 1 /* uncomment this if you have a LV800 flash */
  145. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  146. #ifdef CONFIG_AMD_LV800
  147. #define PHYS_FLASH_SIZE 0x00100000 /* 1MB */
  148. #define CONFIG_SYS_MAX_FLASH_SECT (19) /* max number of sectors on one chip */
  149. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x0F0000) /* addr of environment */
  150. #endif
  151. #ifdef CONFIG_AMD_LV400
  152. #define PHYS_FLASH_SIZE 0x00080000 /* 512KB */
  153. #define CONFIG_SYS_MAX_FLASH_SECT (11) /* max number of sectors on one chip */
  154. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x070000) /* addr of environment */
  155. #endif
  156. /* timeout values are in ticks */
  157. #define CONFIG_SYS_FLASH_ERASE_TOUT (5*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  158. #define CONFIG_SYS_FLASH_WRITE_TOUT (5*CONFIG_SYS_HZ) /* Timeout for Flash Write */
  159. #define CONFIG_ENV_IS_IN_FLASH 1
  160. #define CONFIG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  161. /*-----------------------------------------------------------------------
  162. * NAND flash settings
  163. */
  164. #if defined(CONFIG_CMD_NAND)
  165. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  166. #define SECTORSIZE 512
  167. #define ADDR_COLUMN 1
  168. #define ADDR_PAGE 2
  169. #define ADDR_COLUMN_PAGE 3
  170. #define NAND_ChipID_UNKNOWN 0x00
  171. #define NAND_MAX_FLOORS 1
  172. #define NAND_WAIT_READY(nand) NF_WaitRB()
  173. #define NAND_DISABLE_CE(nand) NF_SetCE(NFCE_HIGH)
  174. #define NAND_ENABLE_CE(nand) NF_SetCE(NFCE_LOW)
  175. #define WRITE_NAND_COMMAND(d, adr) NF_Cmd(d)
  176. #define WRITE_NAND_COMMANDW(d, adr) NF_CmdW(d)
  177. #define WRITE_NAND_ADDRESS(d, adr) NF_Addr(d)
  178. #define WRITE_NAND(d, adr) NF_Write(d)
  179. #define READ_NAND(adr) NF_Read()
  180. /* the following functions are NOP's because S3C24X0 handles this in hardware */
  181. #define NAND_CTL_CLRALE(nandptr)
  182. #define NAND_CTL_SETALE(nandptr)
  183. #define NAND_CTL_CLRCLE(nandptr)
  184. #define NAND_CTL_SETCLE(nandptr)
  185. /* #undef CONFIG_MTD_NAND_VERIFY_WRITE */
  186. #endif /* CONFIG_CMD_NAND */
  187. #define CONFIG_SETUP_MEMORY_TAGS
  188. #define CONFIG_INITRD_TAG
  189. #define CONFIG_CMDLINE_TAG
  190. #define CONFIG_SYS_HUSH_PARSER
  191. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  192. #define CONFIG_CMDLINE_EDITING
  193. #ifdef CONFIG_CMDLINE_EDITING
  194. #undef CONFIG_AUTO_COMPLETE
  195. #else
  196. #define CONFIG_AUTO_COMPLETE
  197. #endif
  198. #endif /* __CONFIG_H */