MPC8360ERDK.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * Copyright (C) 2007 Logic Product Development, Inc.
  6. * Peter Barada <peterb@logicpd.com>
  7. *
  8. * Copyright (C) 2007 MontaVista Software, Inc.
  9. * Anton Vorontsov <avorontsov@ru.mvista.com>
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. */
  16. #ifndef __CONFIG_H
  17. #define __CONFIG_H
  18. /*
  19. * High Level Configuration Options
  20. */
  21. #define CONFIG_E300 1 /* E300 family */
  22. #define CONFIG_QE 1 /* Has QE */
  23. #define CONFIG_MPC83XX 1 /* MPC83XX family */
  24. #define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
  25. #define CONFIG_MPC8360ERDK 1 /* MPC8360ERDK board specific */
  26. /*
  27. * System Clock Setup
  28. */
  29. #ifdef CONFIG_CLKIN_33MHZ
  30. #define CONFIG_83XX_CLKIN 33333333
  31. #define CONFIG_SYS_CLK_FREQ 33333333
  32. #define PCI_33M 1
  33. #define HRCWL_CSB_TO_CLKIN_MPC8360ERDK HRCWL_CSB_TO_CLKIN_10X1
  34. #else
  35. #define CONFIG_83XX_CLKIN 66000000
  36. #define CONFIG_SYS_CLK_FREQ 66000000
  37. #define PCI_66M 1
  38. #define HRCWL_CSB_TO_CLKIN_MPC8360ERDK HRCWL_CSB_TO_CLKIN_5X1
  39. #endif /* CONFIG_CLKIN_33MHZ */
  40. /*
  41. * Hardware Reset Configuration Word
  42. */
  43. #define CONFIG_SYS_HRCW_LOW (\
  44. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  45. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  46. HRCWL_CSB_TO_CLKIN_MPC8360ERDK |\
  47. HRCWL_CORE_TO_CSB_2X1 |\
  48. HRCWL_CE_TO_PLL_1X15)
  49. #define CONFIG_SYS_HRCW_HIGH (\
  50. HRCWH_PCI_HOST |\
  51. HRCWH_PCI1_ARBITER_ENABLE |\
  52. HRCWH_PCICKDRV_ENABLE |\
  53. HRCWH_CORE_ENABLE |\
  54. HRCWH_FROM_0X00000100 |\
  55. HRCWH_BOOTSEQ_DISABLE |\
  56. HRCWH_SW_WATCHDOG_DISABLE |\
  57. HRCWH_ROM_LOC_LOCAL_16BIT |\
  58. HRCWH_SECONDARY_DDR_DISABLE |\
  59. HRCWH_BIG_ENDIAN |\
  60. HRCWH_LALE_EARLY)
  61. /*
  62. * System IO Config
  63. */
  64. #define CONFIG_SYS_SICRH 0x00000000
  65. #define CONFIG_SYS_SICRL 0x40000000
  66. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  67. #define CONFIG_BOARD_EARLY_INIT_R
  68. /*
  69. * IMMR new address
  70. */
  71. #define CONFIG_SYS_IMMR 0xE0000000
  72. /*
  73. * DDR Setup
  74. */
  75. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  76. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  77. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  78. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
  79. DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  80. #define CONFIG_SYS_83XX_DDR_USES_CS0
  81. #define CONFIG_DDR_ECC /* support DDR ECC function */
  82. #define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
  83. /*
  84. * DDRCDR - DDR Control Driver Register
  85. */
  86. #define CONFIG_SYS_DDRCDR_VALUE 0x80080001
  87. #undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup */
  88. /*
  89. * Manually set up DDR parameters
  90. */
  91. #define CONFIG_DDR_II
  92. #define CONFIG_SYS_DDR_SIZE 256 /* MB */
  93. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
  94. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | \
  95. CSCONFIG_COL_BIT_10 | CSCONFIG_ODT_WR_ACS)
  96. #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | SDRAM_CFG_ECC_EN)
  97. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000
  98. #define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  99. #define CONFIG_SYS_DDR_INTERVAL ((256 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
  100. (1115 << SDRAM_INTERVAL_REFINT_SHIFT))
  101. #define CONFIG_SYS_DDR_MODE 0x47800432
  102. #define CONFIG_SYS_DDR_MODE2 0x8000c000
  103. #define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
  104. (9 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
  105. (3 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
  106. (3 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
  107. (0 << TIMING_CFG0_WWT_SHIFT) | \
  108. (0 << TIMING_CFG0_RRT_SHIFT) | \
  109. (0 << TIMING_CFG0_WRT_SHIFT) | \
  110. (0 << TIMING_CFG0_RWT_SHIFT))
  111. #define CONFIG_SYS_DDR_TIMING_1 (( TIMING_CFG1_CASLAT_30) | \
  112. ( 2 << TIMING_CFG1_WRTORD_SHIFT) | \
  113. ( 2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
  114. ( 3 << TIMING_CFG1_WRREC_SHIFT) | \
  115. (10 << TIMING_CFG1_REFREC_SHIFT) | \
  116. ( 3 << TIMING_CFG1_ACTTORW_SHIFT) | \
  117. ( 8 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
  118. ( 3 << TIMING_CFG1_PRETOACT_SHIFT))
  119. #define CONFIG_SYS_DDR_TIMING_2 ((9 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
  120. (4 << TIMING_CFG2_CKE_PLS_SHIFT) | \
  121. (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
  122. (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
  123. (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
  124. (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
  125. (0 << TIMING_CFG2_CPO_SHIFT))
  126. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  127. /*
  128. * Memory test
  129. */
  130. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  131. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
  132. #define CONFIG_SYS_MEMTEST_END 0x00100000
  133. /*
  134. * The reserved memory
  135. */
  136. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  137. #define CONFIG_SYS_FLASH_BASE 0xFF800000 /* FLASH base address */
  138. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  139. #define CONFIG_SYS_RAMBOOT
  140. #else
  141. #undef CONFIG_SYS_RAMBOOT
  142. #endif
  143. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  144. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  145. /*
  146. * Initial RAM Base Address Setup
  147. */
  148. #define CONFIG_SYS_INIT_RAM_LOCK 1
  149. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  150. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */
  151. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  152. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  153. /*
  154. * Local Bus Configuration & Clock Setup
  155. */
  156. #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  157. #define CONFIG_SYS_LBC_LBCR 0x00000000
  158. /*
  159. * FLASH on the Local Bus
  160. */
  161. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  162. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  163. #define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
  164. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use intel Flash protection. */
  165. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
  166. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
  167. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* Flash Base address */ \
  168. (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
  169. BR_V) /* valid */
  170. #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
  171. OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
  172. OR_GPCM_XACS | OR_GPCM_SCY_15 | \
  173. OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
  174. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  175. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
  176. #undef CONFIG_SYS_FLASH_CHECKSUM
  177. /*
  178. * NAND flash on the local bus
  179. */
  180. #define CONFIG_SYS_NAND_BASE 0x60000000
  181. #define CONFIG_CMD_NAND 1
  182. #define CONFIG_NAND_FSL_UPM 1
  183. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  184. #define CONFIG_MTD_NAND_VERIFY_WRITE
  185. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
  186. #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000001b /* Access window size 4K */
  187. /* Port size 8 bit, UPMA */
  188. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE | 0x00000881)
  189. #define CONFIG_SYS_OR1_PRELIM 0xfc000001
  190. /*
  191. * Fujitsu MB86277 (MINT) graphics controller
  192. */
  193. #define CONFIG_SYS_VIDEO_BASE 0x70000000
  194. #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VIDEO_BASE
  195. #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* Access window size 64MB */
  196. /* Port size 32 bit, UPMB */
  197. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VIDEO_BASE | 0x000018a1) /* PS=11, UPMB */
  198. #define CONFIG_SYS_OR2_PRELIM 0xfc000001 /* (64MB, EAD=1) */
  199. /*
  200. * Serial Port
  201. */
  202. #define CONFIG_CONS_INDEX 1
  203. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  204. #define CONFIG_SYS_NS16550
  205. #define CONFIG_SYS_NS16550_SERIAL
  206. #define CONFIG_SYS_NS16550_REG_SIZE 1
  207. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  208. #define CONFIG_SYS_BAUDRATE_TABLE \
  209. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200,}
  210. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  211. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  212. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  213. /* Use the HUSH parser */
  214. #define CONFIG_SYS_HUSH_PARSER
  215. #ifdef CONFIG_SYS_HUSH_PARSER
  216. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  217. #endif
  218. /* Pass open firmware flat tree */
  219. #define CONFIG_OF_LIBFDT 1
  220. #define CONFIG_OF_BOARD_SETUP 1
  221. #define CONFIG_OF_STDOUT_VIA_ALIAS
  222. /* I2C */
  223. #define CONFIG_HARD_I2C /* I2C with hardware support */
  224. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  225. #define CONFIG_FSL_I2C
  226. #define CONFIG_I2C_MULTI_BUS
  227. #define CONFIG_I2C_CMD_TREE
  228. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  229. #define CONFIG_SYS_I2C_SLAVE 0x7F
  230. #define CONFIG_SYS_I2C_NOPROBES {{0x52}} /* Don't probe these addrs */
  231. #define CONFIG_SYS_I2C_OFFSET 0x3000
  232. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  233. /*
  234. * General PCI
  235. * Addresses are mapped 1-1.
  236. */
  237. #define CONFIG_PCI
  238. #define CONFIG_83XX_GENERIC_PCI 1
  239. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  240. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  241. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  242. #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
  243. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  244. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  245. #define CONFIG_SYS_PCI1_IO_BASE 0xE0300000
  246. #define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000
  247. #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
  248. #ifdef CONFIG_PCI
  249. #define CONFIG_NET_MULTI
  250. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  251. #undef CONFIG_EEPRO100
  252. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  253. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  254. #endif /* CONFIG_PCI */
  255. #ifndef CONFIG_NET_MULTI
  256. #define CONFIG_NET_MULTI 1
  257. #endif
  258. /*
  259. * QE UEC ethernet configuration
  260. */
  261. #define CONFIG_UEC_ETH
  262. #define CONFIG_ETHPRIME "FSL UEC0"
  263. #define CONFIG_UEC_ETH1 /* GETH1 */
  264. #ifdef CONFIG_UEC_ETH1
  265. #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
  266. #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
  267. #define CONFIG_SYS_UEC1_TX_CLK QE_CLK9
  268. #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
  269. #define CONFIG_SYS_UEC1_PHY_ADDR 2
  270. #define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_1000_RGMII_RXID
  271. #endif
  272. #define CONFIG_UEC_ETH2 /* GETH2 */
  273. #ifdef CONFIG_UEC_ETH2
  274. #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
  275. #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
  276. #define CONFIG_SYS_UEC2_TX_CLK QE_CLK4
  277. #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
  278. #define CONFIG_SYS_UEC2_PHY_ADDR 4
  279. #define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_1000_RGMII_RXID
  280. #endif
  281. /*
  282. * Environment
  283. */
  284. #ifndef CONFIG_SYS_RAMBOOT
  285. #define CONFIG_ENV_IS_IN_FLASH 1
  286. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  287. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  288. #define CONFIG_ENV_SIZE 0x20000
  289. #else /* CONFIG_SYS_RAMBOOT */
  290. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  291. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  292. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  293. #define CONFIG_ENV_SIZE 0x2000
  294. #endif /* CONFIG_SYS_RAMBOOT */
  295. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  296. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  297. /*
  298. * BOOTP options
  299. */
  300. #define CONFIG_BOOTP_BOOTFILESIZE
  301. #define CONFIG_BOOTP_BOOTPATH
  302. #define CONFIG_BOOTP_GATEWAY
  303. #define CONFIG_BOOTP_HOSTNAME
  304. /*
  305. * Command line configuration.
  306. */
  307. #include <config_cmd_default.h>
  308. #define CONFIG_CMD_PING
  309. #define CONFIG_CMD_I2C
  310. #define CONFIG_CMD_ASKENV
  311. #define CONFIG_CMD_DHCP
  312. #if defined(CONFIG_PCI)
  313. #define CONFIG_CMD_PCI
  314. #endif
  315. #if defined(CONFIG_SYS_RAMBOOT)
  316. #undef CONFIG_CMD_ENV
  317. #undef CONFIG_CMD_LOADS
  318. #endif
  319. #undef CONFIG_WATCHDOG /* watchdog disabled */
  320. /*
  321. * Miscellaneous configurable options
  322. */
  323. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  324. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  325. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  326. #if defined(CONFIG_CMD_KGDB)
  327. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  328. #else
  329. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  330. #endif
  331. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  332. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  333. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  334. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  335. /*
  336. * For booting Linux, the board info and command line data
  337. * have to be in the first 8 MB of memory, since this is
  338. * the maximum mapped by the Linux kernel during initialization.
  339. */
  340. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  341. /*
  342. * Core HID Setup
  343. */
  344. #define CONFIG_SYS_HID0_INIT 0x000000000
  345. #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  346. #define CONFIG_SYS_HID2 HID2_HBE
  347. /*
  348. * MMU Setup
  349. */
  350. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  351. /* DDR: cache cacheable */
  352. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  353. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  354. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  355. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  356. /* IMMRBAR & PCI IO: cache-inhibit and guarded */
  357. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \
  358. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  359. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
  360. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  361. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  362. /* NAND: cache-inhibit and guarded */
  363. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_NAND_BASE | BATL_PP_10 | BATL_CACHEINHIBIT |\
  364. BATL_GUARDEDSTORAGE)
  365. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_NAND_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
  366. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  367. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  368. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  369. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  370. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
  371. #define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
  372. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  373. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  374. /* Stack in dcache: cacheable, no memory coherence */
  375. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
  376. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  377. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  378. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  379. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_VIDEO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | \
  380. BATL_GUARDEDSTORAGE)
  381. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_VIDEO_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
  382. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  383. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  384. #ifdef CONFIG_PCI
  385. /* PCI MEM space: cacheable */
  386. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
  387. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  388. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  389. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  390. /* PCI MMIO space: cache-inhibit and guarded */
  391. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS | BATL_PP_10 | \
  392. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  393. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  394. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  395. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  396. #else /* CONFIG_PCI */
  397. #define CONFIG_SYS_IBAT6L (0)
  398. #define CONFIG_SYS_IBAT6U (0)
  399. #define CONFIG_SYS_IBAT7L (0)
  400. #define CONFIG_SYS_IBAT7U (0)
  401. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  402. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  403. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  404. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  405. #endif /* CONFIG_PCI */
  406. /*
  407. * Internal Definitions
  408. *
  409. * Boot Flags
  410. */
  411. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  412. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  413. #if defined(CONFIG_CMD_KGDB)
  414. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  415. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  416. #endif
  417. /*
  418. * Environment Configuration
  419. */
  420. #define CONFIG_ENV_OVERWRITE
  421. #if defined(CONFIG_UEC_ETH)
  422. #define CONFIG_HAS_ETH0
  423. #define CONFIG_HAS_ETH1
  424. #define CONFIG_HAS_ETH2
  425. #define CONFIG_HAS_ETH3
  426. #define CONFIG_ETHADDR 00:04:9f:ef:01:01
  427. #define CONFIG_ETH1ADDR 00:04:9f:ef:01:02
  428. #define CONFIG_ETH2ADDR 00:04:9f:ef:01:03
  429. #define CONFIG_ETH3ADDR 00:04:9f:ef:01:04
  430. #endif
  431. #define CONFIG_BAUDRATE 115200
  432. #define CONFIG_LOADADDR a00000
  433. #define CONFIG_HOSTNAME mpc8360erdk
  434. #define CONFIG_BOOTFILE uImage
  435. #define CONFIG_IPADDR 10.0.0.99
  436. #define CONFIG_SERVERIP 10.0.0.2
  437. #define CONFIG_GATEWAYIP 10.0.0.2
  438. #define CONFIG_NETMASK 255.255.255.0
  439. #define CONFIG_ROOTPATH /nfsroot/
  440. #define CONFIG_BOOTDELAY 2 /* -1 disables auto-boot */
  441. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  442. #define CONFIG_EXTRA_ENV_SETTINGS \
  443. "netdev=eth0\0"\
  444. "consoledev=ttyS0\0"\
  445. "loadaddr=a00000\0"\
  446. "fdtaddr=900000\0"\
  447. "fdtfile=dtb\0"\
  448. "fsfile=fs\0"\
  449. "ubootfile=u-boot.bin\0"\
  450. "mtdparts=mtdparts=60000000.nand-flash:4096k(kernel),128k(dtb),-(rootfs)\0"\
  451. "setbootargs=setenv bootargs console=$consoledev,$baudrate "\
  452. "$mtdparts panic=1\0"\
  453. "adddhcpargs=setenv bootargs $bootargs ip=on\0"\
  454. "addnfsargs=setenv bootargs $bootargs ip=$ipaddr:$serverip:"\
  455. "$gatewayip:$netmask:$hostname:$netdev:off "\
  456. "root=/dev/nfs rw nfsroot=$serverip:$rootpath\0"\
  457. "addnandargs=setenv bootargs $bootargs root=/dev/mtdblock3 "\
  458. "rootfstype=jffs2 rw\0"\
  459. "tftp_get_uboot=tftp 100000 $ubootfile\0"\
  460. "tftp_get_kernel=tftp $loadaddr $bootfile\0"\
  461. "tftp_get_dtb=tftp $fdtaddr $fdtfile\0"\
  462. "tftp_get_fs=tftp c00000 $fsfile\0"\
  463. "nand_erase_kernel=nand erase 0 400000\0"\
  464. "nand_erase_dtb=nand erase 400000 20000\0"\
  465. "nand_erase_fs=nand erase 420000 3be0000\0"\
  466. "nand_write_kernel=nand write.jffs2 $loadaddr 0 400000\0"\
  467. "nand_write_dtb=nand write.jffs2 $fdtaddr 400000 20000\0"\
  468. "nand_write_fs=nand write.jffs2 c00000 420000 $filesize\0"\
  469. "nand_read_kernel=nand read.jffs2 $loadaddr 0 400000\0"\
  470. "nand_read_dtb=nand read.jffs2 $fdtaddr 400000 20000\0"\
  471. "nor_reflash=protect off ff800000 ff87ffff ; erase ff800000 ff87ffff ; "\
  472. "cp.b 100000 ff800000 $filesize\0"\
  473. "nand_reflash_kernel=run tftp_get_kernel nand_erase_kernel "\
  474. "nand_write_kernel\0"\
  475. "nand_reflash_dtb=run tftp_get_dtb nand_erase_dtb nand_write_dtb\0"\
  476. "nand_reflash_fs=run tftp_get_fs nand_erase_fs nand_write_fs\0"\
  477. "nand_reflash=run nand_reflash_kernel nand_reflash_dtb "\
  478. "nand_reflash_fs\0"\
  479. "boot_m=bootm $loadaddr - $fdtaddr\0"\
  480. "dhcpboot=dhcp ; run setbootargs adddhcpargs tftp_get_dtb boot_m\0"\
  481. "nfsboot=run setbootargs addnfsargs tftp_get_kernel tftp_get_dtb "\
  482. "boot_m\0"\
  483. "nandboot=run setbootargs addnandargs nand_read_kernel nand_read_dtb "\
  484. "boot_m\0"\
  485. ""
  486. #define CONFIG_BOOTCOMMAND "run dhcpboot"
  487. #endif /* __CONFIG_H */