ddr.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * Copyright 2008-2009 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. #include <asm/fsl_ddr_dimm_params.h>
  12. static void get_spd(generic_spd_eeprom_t *spd, unsigned char i2c_address)
  13. {
  14. i2c_read(i2c_address, 0, 1, (uchar *)spd, sizeof(ddr3_spd_eeprom_t));
  15. }
  16. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  17. unsigned int ctrl_num)
  18. {
  19. unsigned int i;
  20. unsigned int i2c_address = 0;
  21. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  22. if (ctrl_num == 0 && i == 0)
  23. i2c_address = SPD_EEPROM_ADDRESS1;
  24. get_spd(&(ctrl_dimms_spd[i]), i2c_address);
  25. }
  26. }
  27. typedef struct {
  28. u32 datarate_mhz_low;
  29. u32 datarate_mhz_high;
  30. u32 n_ranks;
  31. u32 clk_adjust;
  32. u32 cpo;
  33. u32 write_data_delay;
  34. u32 force_2T;
  35. } board_specific_parameters_t;
  36. /* ranges for parameters:
  37. * wr_data_delay = 0-6
  38. * clk adjust = 0-8
  39. * cpo 2-0x1E (30)
  40. */
  41. const board_specific_parameters_t board_specific_parameters[][20] = {
  42. {
  43. /* memory controller 0 */
  44. /* lo| hi| num| clk| cpo|wrdata|2T */
  45. /* mhz| mhz|ranks|adjst| | delay| */
  46. #ifdef CONFIG_FSL_DDR2
  47. { 0, 333, 2, 4, 0x1f, 2, 0},
  48. {334, 400, 2, 4, 0x1f, 2, 0},
  49. {401, 549, 2, 4, 0x1f, 2, 0},
  50. {550, 680, 2, 4, 0x1f, 3, 0},
  51. {681, 850, 2, 4, 0x1f, 4, 0},
  52. { 0, 333, 1, 4, 0x1f, 2, 0},
  53. {334, 400, 1, 4, 0x1f, 2, 0},
  54. {401, 549, 1, 4, 0x1f, 2, 0},
  55. {550, 680, 1, 4, 0x1f, 3, 0},
  56. {681, 850, 1, 4, 0x1f, 4, 0}
  57. #else
  58. { 0, 850, 2, 6, 0x1f, 4, 0},
  59. { 0, 850, 1, 4, 0x1f, 4, 0}
  60. #endif
  61. },
  62. };
  63. void fsl_ddr_board_options(memctl_options_t *popts,
  64. dimm_params_t *pdimm,
  65. unsigned int ctrl_num)
  66. {
  67. const board_specific_parameters_t *pbsp =
  68. &(board_specific_parameters[ctrl_num][0]);
  69. u32 num_params = sizeof(board_specific_parameters[ctrl_num]) /
  70. sizeof(board_specific_parameters[0][0]);
  71. u32 i;
  72. ulong ddr_freq;
  73. /* set odt_rd_cfg and odt_wr_cfg. If the there is only one dimm in
  74. * that controller, set odt_wr_cfg to 4 for CS0, and 0 to CS1. If
  75. * there are two dimms in the controller, set odt_rd_cfg to 3 and
  76. * odt_wr_cfg to 3 for the even CS, 0 for the odd CS.
  77. */
  78. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  79. popts->cs_local_opts[i].odt_rd_cfg = 0;
  80. popts->cs_local_opts[i].odt_wr_cfg = 1;
  81. }
  82. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  83. * freqency and n_banks specified in board_specific_parameters table.
  84. */
  85. ddr_freq = get_ddr_freq(0) / 1000000;
  86. for (i = 0; i < num_params; i++) {
  87. if (ddr_freq >= pbsp->datarate_mhz_low &&
  88. ddr_freq <= pbsp->datarate_mhz_high &&
  89. pdimm->n_ranks == pbsp->n_ranks) {
  90. popts->clk_adjust = pbsp->clk_adjust;
  91. popts->cpo_override = pbsp->cpo;
  92. popts->write_data_delay = pbsp->write_data_delay;
  93. popts->twoT_en = pbsp->force_2T;
  94. }
  95. pbsp++;
  96. }
  97. /*
  98. * Factors to consider for half-strength driver enable:
  99. * - number of DIMMs installed
  100. */
  101. popts->half_strength_driver_enable = 0;
  102. popts->wrlvl_en = 1;
  103. /* Write leveling override */
  104. popts->wrlvl_override = 1;
  105. popts->wrlvl_sample = 0xa;
  106. popts->wrlvl_start = 0x8;
  107. /* Rtt and Rtt_WR override */
  108. popts->rtt_override = 1;
  109. popts->rtt_override_value = DDR3_RTT_120_OHM;
  110. popts->rtt_wr_override_value = 0; /* Rtt_WR= dynamic ODT off */
  111. }