util.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/fsl_law.h>
  10. #include "ddr.h"
  11. /*
  12. * Round mclk_ps to nearest 10 ps in memory controller code.
  13. *
  14. * If an imprecise data rate is too high due to rounding error
  15. * propagation, compute a suitably rounded mclk_ps to compute
  16. * a working memory controller configuration.
  17. */
  18. unsigned int get_memory_clk_period_ps(void)
  19. {
  20. unsigned int mclk_ps;
  21. mclk_ps = 2000000000000ULL / get_ddr_freq(0);
  22. /* round to nearest 10 ps */
  23. return 10 * ((mclk_ps + 5) / 10);
  24. }
  25. /* Convert picoseconds into DRAM clock cycles (rounding up if needed). */
  26. unsigned int picos_to_mclk(unsigned int picos)
  27. {
  28. const unsigned long long ULL_2e12 = 2000000000000ULL;
  29. const unsigned long long ULL_8Fs = 0xFFFFFFFFULL;
  30. unsigned long long clks;
  31. unsigned long long clks_temp;
  32. if (!picos)
  33. return 0;
  34. clks = get_ddr_freq(0) * (unsigned long long) picos;
  35. clks_temp = clks;
  36. clks = clks / ULL_2e12;
  37. if (clks_temp % ULL_2e12) {
  38. clks++;
  39. }
  40. if (clks > ULL_8Fs) {
  41. clks = ULL_8Fs;
  42. }
  43. return (unsigned int) clks;
  44. }
  45. unsigned int mclk_to_picos(unsigned int mclk)
  46. {
  47. return get_memory_clk_period_ps() * mclk;
  48. }
  49. void
  50. __fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  51. unsigned int memctl_interleaved,
  52. unsigned int ctrl_num)
  53. {
  54. unsigned long long base = memctl_common_params->base_address;
  55. unsigned long long size = memctl_common_params->total_mem;
  56. /*
  57. * If no DIMMs on this controller, do not proceed any further.
  58. */
  59. if (!memctl_common_params->ndimms_present) {
  60. return;
  61. }
  62. #if !defined(CONFIG_PHYS_64BIT)
  63. if (base >= CONFIG_MAX_MEM_MAPPED)
  64. return;
  65. if ((base + size) >= CONFIG_MAX_MEM_MAPPED)
  66. size = CONFIG_MAX_MEM_MAPPED - base;
  67. #endif
  68. if (ctrl_num == 0) {
  69. /*
  70. * Set up LAW for DDR controller 1 space.
  71. */
  72. unsigned int lawbar1_target_id = memctl_interleaved
  73. ? LAW_TRGT_IF_DDR_INTRLV : LAW_TRGT_IF_DDR_1;
  74. if (set_ddr_laws(base, size, lawbar1_target_id) < 0) {
  75. printf("%s: ERROR (ctrl #0, intrlv=%d)\n", __func__,
  76. memctl_interleaved);
  77. return ;
  78. }
  79. } else if (ctrl_num == 1) {
  80. if (set_ddr_laws(base, size, LAW_TRGT_IF_DDR_2) < 0) {
  81. printf("%s: ERROR (ctrl #1)\n", __func__);
  82. return ;
  83. }
  84. } else {
  85. printf("%s: unexpected DDR controller number (%u)\n", __func__,
  86. ctrl_num);
  87. }
  88. }
  89. __attribute__((weak, alias("__fsl_ddr_set_lawbar"))) void
  90. fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  91. unsigned int memctl_interleaved,
  92. unsigned int ctrl_num);
  93. void board_add_ram_info(int use_default)
  94. {
  95. #if defined(CONFIG_MPC85xx)
  96. volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
  97. #elif defined(CONFIG_MPC86xx)
  98. volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC86xx_DDR_ADDR);
  99. #endif
  100. #if (CONFIG_NUM_DDR_CONTROLLERS > 1)
  101. uint32_t cs0_config = in_be32(&ddr->cs0_config);
  102. #endif
  103. uint32_t sdram_cfg = in_be32(&ddr->sdram_cfg);
  104. int cas_lat;
  105. puts(" (DDR");
  106. switch ((sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  107. SDRAM_CFG_SDRAM_TYPE_SHIFT) {
  108. case SDRAM_TYPE_DDR1:
  109. puts("1");
  110. break;
  111. case SDRAM_TYPE_DDR2:
  112. puts("2");
  113. break;
  114. case SDRAM_TYPE_DDR3:
  115. puts("3");
  116. break;
  117. default:
  118. puts("?");
  119. break;
  120. }
  121. if (sdram_cfg & SDRAM_CFG_32_BE)
  122. puts(", 32-bit");
  123. else
  124. puts(", 64-bit");
  125. /* Calculate CAS latency based on timing cfg values */
  126. cas_lat = ((in_be32(&ddr->timing_cfg_1) >> 16) & 0xf) + 1;
  127. if ((in_be32(&ddr->timing_cfg_3) >> 12) & 1)
  128. cas_lat += (8 << 1);
  129. printf(", CL=%d", cas_lat >> 1);
  130. if (cas_lat & 0x1)
  131. puts(".5");
  132. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  133. puts(", ECC on)");
  134. else
  135. puts(", ECC off)");
  136. #if (CONFIG_NUM_DDR_CONTROLLERS > 1)
  137. if (cs0_config & 0x20000000) {
  138. puts("\n");
  139. puts(" DDR Controller Interleaving Mode: ");
  140. switch ((cs0_config >> 24) & 0xf) {
  141. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  142. puts("cache line");
  143. break;
  144. case FSL_DDR_PAGE_INTERLEAVING:
  145. puts("page");
  146. break;
  147. case FSL_DDR_BANK_INTERLEAVING:
  148. puts("bank");
  149. break;
  150. case FSL_DDR_SUPERBANK_INTERLEAVING:
  151. puts("super-bank");
  152. break;
  153. default:
  154. puts("invalid");
  155. break;
  156. }
  157. }
  158. #endif
  159. if ((sdram_cfg >> 8) & 0x7f) {
  160. puts("\n");
  161. puts(" DDR Chip-Select Interleaving Mode: ");
  162. switch(sdram_cfg >> 8 & 0x7f) {
  163. case FSL_DDR_CS0_CS1_CS2_CS3:
  164. puts("CS0+CS1+CS2+CS3");
  165. break;
  166. case FSL_DDR_CS0_CS1:
  167. puts("CS0+CS1");
  168. break;
  169. case FSL_DDR_CS2_CS3:
  170. puts("CS2+CS3");
  171. break;
  172. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  173. puts("CS0+CS1 and CS2+CS3");
  174. break;
  175. default:
  176. puts("invalid");
  177. break;
  178. }
  179. }
  180. }