makalu.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /************************************************************************
  24. * makalu.h - configuration for AMCC Makalu (405EX)
  25. ***********************************************************************/
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*-----------------------------------------------------------------------
  29. * High Level Configuration Options
  30. *----------------------------------------------------------------------*/
  31. #define CONFIG_MAKALU 1 /* Board is Makalu */
  32. #define CONFIG_4xx 1 /* ... PPC4xx family */
  33. #define CONFIG_405EX 1 /* Specifc 405EX support*/
  34. #define CONFIG_SYS_CLK_FREQ 33330000 /* ext frequency to pll */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  36. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  37. /*-----------------------------------------------------------------------
  38. * Base addresses -- Note these are effective addresses where the
  39. * actual resources get mapped (not physical addresses)
  40. *----------------------------------------------------------------------*/
  41. #define CFG_SDRAM_BASE 0x00000000
  42. #define CFG_FLASH_BASE 0xFC000000
  43. #define CFG_FPGA_BASE 0xF0000000
  44. #define CFG_PERIPHERAL_BASE 0xEF600000 /* internal peripherals*/
  45. #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
  46. #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */
  47. #define CFG_MONITOR_BASE (TEXT_BASE)
  48. /*-----------------------------------------------------------------------
  49. * Initial RAM & stack pointer
  50. *----------------------------------------------------------------------*/
  51. #define CFG_INIT_RAM_ADDR 0x02000000 /* inside of SDRAM */
  52. #define CFG_INIT_RAM_END (4 << 10)
  53. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  54. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  55. /* reserve some memory for POST and BOOT limit info */
  56. #define CFG_INIT_SP_OFFSET (CFG_GBL_DATA_OFFSET - 16)
  57. /* extra data in init-ram */
  58. #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 4)
  59. #define CFG_POST_MAGIC (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET - 8)
  60. #define CFG_POST_VAL (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET - 12)
  61. #define CFG_OCM_DATA_ADDR CFG_INIT_RAM_ADDR /* for commproc.c */
  62. /*-----------------------------------------------------------------------
  63. * Serial Port
  64. *----------------------------------------------------------------------*/
  65. #undef CFG_EXT_SERIAL_CLOCK /* no ext. clk */
  66. #define CONFIG_BAUDRATE 115200
  67. #define CONFIG_SERIAL_MULTI 1
  68. /* define this if you want console on UART1 */
  69. #undef CONFIG_UART1_CONSOLE
  70. #define CFG_BAUDRATE_TABLE \
  71. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  72. /*-----------------------------------------------------------------------
  73. * Environment
  74. *----------------------------------------------------------------------*/
  75. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  76. /*-----------------------------------------------------------------------
  77. * FLASH related
  78. *----------------------------------------------------------------------*/
  79. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  80. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  81. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  82. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  83. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  84. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  85. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  86. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  87. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  88. #ifdef CFG_ENV_IS_IN_FLASH
  89. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  90. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  91. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  92. /* Address and size of Redundant Environment Sector */
  93. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  94. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  95. #endif /* CFG_ENV_IS_IN_FLASH */
  96. /*-----------------------------------------------------------------------
  97. * DDR SDRAM
  98. *----------------------------------------------------------------------*/
  99. #define CFG_MBYTES_SDRAM 256
  100. /*-----------------------------------------------------------------------
  101. * I2C
  102. *----------------------------------------------------------------------*/
  103. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  104. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  105. #define CFG_I2C_SLAVE 0x7F
  106. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
  107. #define CFG_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
  108. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  109. /* Standard DTT sensor configuration */
  110. #define CONFIG_DTT_DS1775 1
  111. #define CONFIG_DTT_SENSORS { 0 }
  112. #define CFG_I2C_DTT_ADDR 0x48
  113. /* RTC configuration */
  114. #define CONFIG_RTC_X1205 1
  115. #define CFG_I2C_RTC_ADDR 0x6f
  116. /*-----------------------------------------------------------------------
  117. * Ethernet
  118. *----------------------------------------------------------------------*/
  119. #define CONFIG_M88E1111_PHY 1
  120. #define CONFIG_IBM_EMAC4_V4 1
  121. #define CONFIG_MII 1 /* MII PHY management */
  122. #define CONFIG_PHY_ADDR 6 /* PHY address, See schematics */
  123. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  124. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  125. #define CONFIG_HAS_ETH0 1
  126. #define CONFIG_NET_MULTI 1
  127. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  128. #define CONFIG_PHY1_ADDR 0
  129. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  130. #define CONFIG_PREBOOT "echo;" \
  131. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  132. "echo"
  133. #undef CONFIG_BOOTARGS
  134. #define CONFIG_EXTRA_ENV_SETTINGS \
  135. "logversion=2\0" \
  136. "netdev=eth0\0" \
  137. "hostname=makalu\0" \
  138. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  139. "nfsroot=${serverip}:${rootpath}\0" \
  140. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  141. "addip=setenv bootargs ${bootargs} " \
  142. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  143. ":${hostname}:${netdev}:off panic=1\0" \
  144. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  145. "addmisc=setenv bootargs ${bootargs} rtc-x1205.probe=0,0x6f\0" \
  146. "flash_self_old=run ramargs addip addtty addmisc;" \
  147. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  148. "flash_self=run ramargs addip addtty addmisc;" \
  149. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  150. "flash_nfs_old=run nfsargs addip addtty addmisc;" \
  151. "bootm ${kernel_addr}\0" \
  152. "flash_nfs=run nfsargs addip addtty addmisc;" \
  153. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  154. "net_nfs_old=tftp ${kernel_addr_r} ${bootfile};" \
  155. "run nfsargs addip addtty addmisc;" \
  156. "bootm ${kernel_addr_r}\0" \
  157. "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
  158. "tftp ${fdt_addr_r} ${fdt_file}; " \
  159. "run nfsargs addip addtty addmisc;" \
  160. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  161. "rootpath=/opt/eldk/ppc_4xx\0" \
  162. "bootfile=makalu/uImage\0" \
  163. "fdt_file=makalu/makalu.dtb\0" \
  164. "kernel_addr_r=400000\0" \
  165. "fdt_addr_r=800000\0" \
  166. "kernel_addr=fc000000\0" \
  167. "fdt_addr=fc1e0000\0" \
  168. "ramdisk_addr=fc200000\0" \
  169. "initrd_high=30000000\0" \
  170. "load=tftp 200000 makalu/u-boot.bin\0" \
  171. "update=protect off fffa0000 ffffffff;era fffa0000 ffffffff;" \
  172. "cp.b ${fileaddr} fffa0000 ${filesize};" \
  173. "setenv filesize;saveenv\0" \
  174. "upd=run load update\0" \
  175. "pciconfighost=1\0" \
  176. "pcie_mode=RP:RP\0" \
  177. ""
  178. #define CONFIG_BOOTCOMMAND "run flash_self"
  179. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  180. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  181. #define CFG_LOADS_BAUD_CHANGE /* allow baudrate change */
  182. /*
  183. * BOOTP options
  184. */
  185. #define CONFIG_BOOTP_BOOTFILESIZE
  186. #define CONFIG_BOOTP_BOOTPATH
  187. #define CONFIG_BOOTP_GATEWAY
  188. #define CONFIG_BOOTP_HOSTNAME
  189. #define CONFIG_BOOTP_SUBNETMASK
  190. /*
  191. * Command line configuration.
  192. */
  193. #include <config_cmd_default.h>
  194. #define CONFIG_CMD_ASKENV
  195. #define CONFIG_CMD_DATE
  196. #define CONFIG_CMD_DHCP
  197. #define CONFIG_CMD_DIAG
  198. #define CONFIG_CMD_DTT
  199. #define CONFIG_CMD_EEPROM
  200. #define CONFIG_CMD_ELF
  201. #define CONFIG_CMD_I2C
  202. #define CONFIG_CMD_IRQ
  203. #define CONFIG_CMD_LOG
  204. #define CONFIG_CMD_MII
  205. #define CONFIG_CMD_NET
  206. #define CONFIG_CMD_NFS
  207. #define CONFIG_CMD_PCI
  208. #define CONFIG_CMD_PING
  209. #define CONFIG_CMD_REGINFO
  210. #define CONFIG_CMD_SNTP
  211. /* POST support */
  212. #define CONFIG_POST (CFG_POST_MEMORY | \
  213. CFG_POST_CACHE | \
  214. CFG_POST_CPU | \
  215. CFG_POST_ETHER | \
  216. CFG_POST_I2C | \
  217. CFG_POST_MEMORY | \
  218. CFG_POST_UART)
  219. /* Define here the base-addresses of the UARTs to test in POST */
  220. #define CFG_POST_UART_TABLE {UART0_BASE, UART1_BASE}
  221. #define CONFIG_LOGBUFFER
  222. #define CFG_POST_CACHE_ADDR 0x00800000 /* free virtual address */
  223. #define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  224. #undef CONFIG_WATCHDOG /* watchdog disabled */
  225. /*-----------------------------------------------------------------------
  226. * Miscellaneous configurable options
  227. *----------------------------------------------------------------------*/
  228. #define CFG_LONGHELP /* undef to save memory */
  229. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  230. #if defined(CONFIG_CMD_KGDB)
  231. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  232. #else
  233. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  234. #endif
  235. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  236. #define CFG_MAXARGS 16 /* max number of command args */
  237. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  238. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  239. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  240. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  241. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  242. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  243. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  244. #define CONFIG_LOOPW 1 /* enable loopw command */
  245. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  246. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  247. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  248. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  249. /*-----------------------------------------------------------------------
  250. * PCI stuff
  251. *----------------------------------------------------------------------*/
  252. #define CONFIG_PCI /* include pci support */
  253. #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
  254. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  255. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  256. /*-----------------------------------------------------------------------
  257. * PCIe stuff
  258. *----------------------------------------------------------------------*/
  259. #define CFG_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
  260. #define CFG_PCIE_MEMSIZE 0x08000000 /* 128 Meg, smallest incr per port */
  261. #define CFG_PCIE0_CFGBASE 0xa0000000 /* remote access */
  262. #define CFG_PCIE0_XCFGBASE 0xb0000000 /* local access */
  263. #define CFG_PCIE0_CFGMASK 0xe0000001 /* 512 Meg */
  264. #define CFG_PCIE1_CFGBASE 0xc0000000 /* remote access */
  265. #define CFG_PCIE1_XCFGBASE 0xd0000000 /* local access */
  266. #define CFG_PCIE1_CFGMASK 0xe0000001 /* 512 Meg */
  267. #define CFG_PCIE0_UTLBASE 0xef502000
  268. #define CFG_PCIE1_UTLBASE 0xef503000
  269. /* base address of inbound PCIe window */
  270. #define CFG_PCIE_INBOUND_BASE 0x0000000000000000ULL
  271. /*
  272. * For booting Linux, the board info and command line data
  273. * have to be in the first 8 MB of memory, since this is
  274. * the maximum mapped by the Linux kernel during initialization.
  275. */
  276. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  277. /*-----------------------------------------------------------------------
  278. * External Bus Controller (EBC) Setup
  279. *----------------------------------------------------------------------*/
  280. /* Memory Bank 0 (NOR-FLASH) initialization */
  281. #define CFG_EBC_PB0AP 0x08033700
  282. #define CFG_EBC_PB0CR (CFG_FLASH_BASE | 0xda000)
  283. /* Memory Bank 2 (CPLD) initialization */
  284. #define CFG_EBC_PB2AP 0x9400C800
  285. #define CFG_EBC_PB2CR 0xF0018000 /* BAS=0x800,BS=1MB,BU=R/W,BW=8bit */
  286. #define CFG_EBC_CFG 0x7FC00000 /* EBC0_CFG */
  287. /*-----------------------------------------------------------------------
  288. * GPIO Setup
  289. *----------------------------------------------------------------------*/
  290. #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  291. { \
  292. /* GPIO Core 0 */ \
  293. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO0 EBC_DATA_PAR(0) */ \
  294. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO1 EBC_DATA_PAR(1) */ \
  295. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO2 EBC_DATA_PAR(2) */ \
  296. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO3 EBC_DATA_PAR(3) */ \
  297. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 EBC_DATA(20) USB2_DATA(4) */ \
  298. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 EBC_DATA(21) USB2_DATA(5) */ \
  299. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 EBC_DATA(22) USB2_DATA(6) */ \
  300. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 EBC_DATA(23) USB2_DATA(7) */ \
  301. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 CS(1)/NFCE(1) IRQ(7) */ \
  302. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 CS(2)/NFCE(2) IRQ(8) */ \
  303. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 CS(3)/NFCE(3) IRQ(9) */ \
  304. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 IRQ(6) */ \
  305. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 EBC_DATA(16) USB2_DATA(0) */ \
  306. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 EBC_DATA(17) USB2_DATA(1) */ \
  307. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 EBC_DATA(18) USB2_DATA(2) */ \
  308. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 EBC_DATA(19) USB2_DATA(3) */ \
  309. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 UART0_DCD UART1_CTS */ \
  310. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 UART0_DSR UART1_RTS */ \
  311. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 UART0_CTS */ \
  312. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 UART0_RTS */ \
  313. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO20 UART0_DTR UART1_TX */ \
  314. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO21 UART0_RI UART1_RX */ \
  315. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO22 EBC_HOLD_REQ DMA_ACK2 */ \
  316. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_0}, /* GPIO23 EBC_HOLD_ACK DMA_REQ2 */ \
  317. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO24 EBC_EXT_REQ DMA_EOT2 IRQ(4) */ \
  318. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO25 EBC_EXT_ACK DMA_ACK3 IRQ(3) */ \
  319. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 EBC_ADDR(5) DMA_EOT0 TS(3) */ \
  320. {GPIO0_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EBC_BUS_REQ DMA_EOT3 IRQ(5) */ \
  321. {GPIO0_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 */ \
  322. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO29 DMA_EOT1 IRQ(2) */ \
  323. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO30 DMA_REQ1 IRQ(1) */ \
  324. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO31 DMA_ACK1 IRQ(0) */ \
  325. } \
  326. }
  327. #define CFG_GPIO_PCIE_RST 23
  328. #define CFG_GPIO_PCIE_CLKREQ 27
  329. #define CFG_GPIO_PCIE_WAKE 28
  330. /*
  331. * Internal Definitions
  332. *
  333. * Boot Flags
  334. */
  335. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  336. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  337. #if defined(CONFIG_CMD_KGDB)
  338. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  339. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  340. #endif
  341. /* pass open firmware flat tree */
  342. #define CONFIG_OF_LIBFDT 1
  343. #define CONFIG_OF_BOARD_SETUP 1
  344. #endif /* __CONFIG_H */