galaxy5200.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2006
  6. * Eric Schumann, Phytec Messatechnik GmbH
  7. *
  8. * (C) Copyright 2009
  9. * Jon Smirl <jonsmirl@gmail.com>
  10. *
  11. * (C) Copyright 2009
  12. * Eric Millbrandt, DEKA Research and Development Corporation
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. #define CONFIG_BOARDINFO "galaxy5200"
  35. /*
  36. * High Level Configuration Options
  37. * (easy to change)
  38. */
  39. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  40. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  41. #define CONFIG_SYS_MPC5XXX_CLKIN 33333333 /* ... running at 33.333333MHz */
  42. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  43. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  44. /*
  45. * Serial console configuration
  46. */
  47. #define CONFIG_PSC_CONSOLE 4 /* console is on PSC4 -> */
  48. /* define gps port conf. */
  49. /* register later on to */
  50. /* enable UART function! */
  51. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  52. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  53. /*
  54. * Command line configuration.
  55. */
  56. #include <config_cmd_default.h>
  57. #define CONFIG_CMD_DATE
  58. #define CONFIG_CMD_DHCP
  59. #define CONFIG_CMD_EEPROM
  60. #define CONFIG_CMD_I2C
  61. #define CONFIG_CMD_JFFS2
  62. #define CONFIG_CMD_MII
  63. #define CONFIG_CMD_NFS
  64. #define CONFIG_CMD_SNTP
  65. #define CONFIG_CMD_PING
  66. #define CONFIG_CMD_ASKENV
  67. #define CONFIG_CMD_USB
  68. #define CONFIG_CMD_CACHE
  69. #define CONFIG_CMD_FAT
  70. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  71. #if (TEXT_BASE == 0xFE000000) /* Boot low */
  72. #define CONFIG_SYS_LOWBOOT 1
  73. #endif
  74. /* RAMBOOT will be defined automatically in memory section */
  75. #define MTDIDS_DEFAULT "nor0=physmap-flash.0"
  76. #define MTDPARTS_DEFAULT "mtdparts=physmap-flash.0:256k(ubootl)," \
  77. "1792k(kernel),13312k(jffs2),256k(uboot)ro,256k(oftree),-(space)"
  78. /*
  79. * Autobooting
  80. */
  81. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  82. #define CONFIG_ZERO_BOOTDELAY_CHECK /* allow stopping of boot process */
  83. /* even with bootdelay=0 */
  84. #undef CONFIG_BOOTARGS
  85. #define CONFIG_PREBOOT "echo;" \
  86. "echo Welcome to U-Boot;"\
  87. "echo"
  88. /*
  89. * IPB Bus clocking configuration.
  90. */
  91. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  92. #define CONFIG_SYS_XLB_PIPELINING 1
  93. /*
  94. * I2C configuration
  95. */
  96. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  97. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  98. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  99. #define CONFIG_SYS_I2C_SLAVE 0x7F
  100. #define CONFIG_SYS_I2C_INIT_MPC5XXX /* Reset devices on i2c bus */
  101. /*
  102. * EEPROM CAT24WC32 configuration
  103. */
  104. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* 1010100x */
  105. #define CONFIG_SYS_I2C_FACT_ADDR 0x52 /* EEPROM CAT24WC32 */
  106. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  107. #define CONFIG_SYS_EEPROM_SIZE 4096
  108. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  109. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 15
  110. /*
  111. * RTC configuration
  112. */
  113. #define RTC
  114. #define CONFIG_RTC_DS3231 1
  115. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  116. /*
  117. * Flash configuration
  118. */
  119. #define CONFIG_SYS_FLASH_BASE 0xfe000000
  120. /*
  121. * The flash size is autoconfigured, but cpu/mpc5xxx/cpu_init.c needs this
  122. * variable defined
  123. */
  124. #define CONFIG_SYS_FLASH_SIZE 0x02000000
  125. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  126. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  127. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  128. #define CONFIG_SYS_FLASH_EMPTY_INFO
  129. #define CONFIG_SYS_MAX_FLASH_SECT 259 /* max num of sects on one chip */
  130. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
  131. /* (= chip selects) */
  132. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  133. /*
  134. * Use hardware protection. This seems required, as the BDI uses hardware
  135. * protection. Without this, U-Boot can't work with this sectors as its
  136. * protection is software only by default.
  137. */
  138. #define CONFIG_SYS_FLASH_PROTECTION 1
  139. /*
  140. * Environment settings
  141. */
  142. #define CONFIG_ENV_IS_IN_EEPROM 1
  143. #define CONFIG_ENV_OFFSET 0x00 /* environment starts at the */
  144. /* beginning of the EEPROM */
  145. #define CONFIG_ENV_SIZE CONFIG_SYS_EEPROM_SIZE
  146. #define CONFIG_ENV_OVERWRITE 1
  147. /*
  148. * SDRAM configuration
  149. */
  150. #define SDRAM_DDR 1
  151. #define SDRAM_MODE 0x018D0000
  152. #define SDRAM_EMODE 0x40090000
  153. #define SDRAM_CONTROL 0x71500F00
  154. #define SDRAM_CONFIG1 0x73711930
  155. #define SDRAM_CONFIG2 0x47770000
  156. /*
  157. * Memory map
  158. */
  159. #define CONFIG_SYS_MBAR 0xF0000000 /* MBAR has to be switched by other */
  160. /* bootloader or debugger config */
  161. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  162. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  163. /* Use SRAM until RAM will be available */
  164. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  165. /* End of used area in SPRAM */
  166. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  167. /* Size in bytes reserved for initial data */
  168. #define CONFIG_SYS_GBL_DATA_SIZE 128
  169. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - \
  170. CONFIG_SYS_GBL_DATA_SIZE)
  171. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  172. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  173. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  174. # define CONFIG_SYS_RAMBOOT 1
  175. #endif
  176. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  177. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  178. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  179. /* Chip Select configuration for NAND flash */
  180. #define CONFIG_SYS_CS1_START 0x20000000
  181. #define CONFIG_SYS_CS1_SIZE 0x90000
  182. #define CONFIG_SYS_CS1_CFG 0x0002d900
  183. /* Chip Select configuration for Epson S1D13513 */
  184. #define CONFIG_SYS_CS3_START 0x10000000
  185. #define CONFIG_SYS_CS3_SIZE 0x400000
  186. #define CONFIG_SYS_CS3_CFG 0xffff3d10
  187. /*
  188. * Ethernet configuration
  189. */
  190. #define CONFIG_MPC5xxx_FEC 1
  191. #define CONFIG_MPC5xxx_FEC_MII100
  192. #define CONFIG_PHY_ADDR 0x01
  193. #define CONFIG_NO_AUTOLOAD 1
  194. /*
  195. * GPIO configuration
  196. *
  197. * GPS port configuration
  198. *
  199. * [29:31] = 01x
  200. * AC97 on PSC1
  201. * PSC1_0 -> AC97 SDATA out
  202. * PSC1_1 -> AC97 SDTA in
  203. * PSC1_2 -> AC97 SYNC out
  204. * PSC1_3 -> AC97 bitclock out
  205. * PSC1_4 -> AC97 reset out
  206. *
  207. * [28] = Reserved
  208. *
  209. * [25:27] = 110
  210. * SPI on PSC2
  211. * PSC2_0 -> MOSI
  212. * PSC2_1 -> MISO
  213. * PSC2_2 -> n/a
  214. * PSC2_3 -> CLK
  215. * PSC2_4 -> SS
  216. *
  217. * [24] = Reserved
  218. *
  219. * [20:23] = 0001
  220. * USB on PSC3
  221. * PSC3_0 -> USB_OE OE out
  222. * PSC3_1 -> USB_TXN Tx- out
  223. * PSC3_2 -> USB_TXP Tx+ out
  224. * PSC3_3 -> USB_TXD
  225. * PSC3_4 -> USB_RXP Rx+ in
  226. * PSC3_5 -> USB_RXN Rx- in
  227. * PSC3_6 -> USB_PWR PortPower out
  228. * PSC3_7 -> USB_SPEED speed out
  229. * PSC3_8 -> USB_SUSPEND suspend
  230. * PSC3_9 -> USB_OVRCURNT overcurrent in
  231. *
  232. * [18:19] = 10
  233. * Two UARTs
  234. *
  235. * [17] = 0
  236. * USB differential mode
  237. *
  238. * [16] = 1
  239. * PCI disabled
  240. *
  241. * [12:15] = 0101
  242. * Ethernet 100Mbit with MD
  243. * ETH_0 -> ETH Txen
  244. * ETH_1 -> ETH TxD0
  245. * ETH_2 -> ETH TxD1
  246. * ETH_3 -> ETH TxD2
  247. * ETH_4 -> ETH TxD3
  248. * ETH_5 -> ETH Txerr
  249. * ETH_6 -> ETH MDC
  250. * ETH_7 -> ETH MDIO
  251. * ETH_8 -> ETH RxDv
  252. * ETH_9 -> ETH RxCLK
  253. * ETH_10 -> ETH Collision
  254. * ETH_11 -> ETH TxD
  255. * ETH_12 -> ETH RxD0
  256. * ETH_13 -> ETH RxD1
  257. * ETH_14 -> ETH RxD2
  258. * ETH_15 -> ETH RxD3
  259. * ETH_16 -> ETH Rxerr
  260. * ETH_17 -> ETH CRS
  261. *
  262. * [9:11] = 111
  263. * SPI on PSC6
  264. * PSC6_0 -> MISO
  265. * PSC6_1 -> SS#
  266. * PSC6_2 -> MOSI
  267. * PSC6_3 -> CLK
  268. *
  269. * [8] = 0
  270. * IrDA/USB 48MHz clock generated internally
  271. *
  272. * [6:7] = 01
  273. * ATA chip selects on csb_4/5
  274. * CSB_4 -> ATA_CS0 out
  275. * CSB_5 -> ATA_CS1 out
  276. *
  277. * [5] = 1
  278. * PSC3_4 is used as CS6
  279. *
  280. * [4] = 1
  281. * PSC3_5 is used as CS7
  282. *
  283. * [2:3] = 00
  284. * No Alternatives
  285. *
  286. * [1] = 0
  287. * gpio_wkup_7 is GPIO
  288. *
  289. * [0] = 0
  290. * gpio_wkup_6 is GPIO
  291. *
  292. */
  293. #define CONFIG_SYS_GPS_PORT_CONFIG 0x0d75a162
  294. /*
  295. * Miscellaneous configurable options
  296. */
  297. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  298. #define CONFIG_SYS_PROMPT "uboot> " /* Monitor Command Prompt */
  299. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  300. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  301. #if defined(CONFIG_CMD_KGDB)
  302. #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  303. #endif
  304. #if defined(CONFIG_CMD_KGDB)
  305. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  306. #else
  307. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  308. #endif
  309. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  310. /* Print Buffer Size */
  311. #define CONFIG_SYS_MAXARGS 32 /* max number of command args */
  312. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  313. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  314. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  315. #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
  316. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  317. #define CONFIG_DISPLAY_BOARDINFO 1
  318. #define CONFIG_SYS_HUSH_PARSER 1
  319. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  320. #define CONFIG_CRC32_VERIFY 1
  321. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
  322. CONFIG_BOOTP_DNS | \
  323. CONFIG_BOOTP_DNS2 | \
  324. CONFIG_BOOTP_SEND_HOSTNAME )
  325. /*
  326. * Various low-level settings
  327. */
  328. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  329. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  330. /* no burst access on the LPB */
  331. #define CONFIG_SYS_CS_BURST 0x00000000
  332. /* one deadcycle for the 33MHz statemachine */
  333. #define CONFIG_SYS_CS_DEADCYCLE 0x33333331
  334. #define CONFIG_SYS_BOOTCS_CFG 0x0002d900
  335. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  336. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  337. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  338. /*
  339. * USB settings
  340. */
  341. #define CONFIG_USB_CLOCK 0x0001bbbb
  342. /* USB is on PSC3 */
  343. #define CONFIG_PSC3_USB
  344. #define CONFIG_USB_CONFIG 0x00000100
  345. #define CONFIG_USB_OHCI
  346. #define CONFIG_USB_STORAGE
  347. /*
  348. * IDE/ATA stuff Supports IDE harddisk
  349. */
  350. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  351. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  352. #undef CONFIG_IDE_LED /* LED for ide not supported */
  353. #define CONFIG_IDE_RESET 1 /* reset for ide supported */
  354. #define CONFIG_IDE_PREINIT
  355. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  356. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  357. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  358. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  359. /* Offset for data I/O */
  360. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  361. /* Offset for normal register accesses */
  362. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  363. /* Offset for alternate registers */
  364. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  365. /* Interval between registers */
  366. #define CONFIG_SYS_ATA_STRIDE 4
  367. #define CONFIG_ATAPI 1
  368. /* we enable IDE and FAT support, so we also need partition support */
  369. #define CONFIG_DOS_PARTITION 1
  370. /*
  371. * Open Firmware flat tree
  372. */
  373. #define CONFIG_OF_LIBFDT 1
  374. #define CONFIG_OF_BOARD_SETUP 1
  375. #define OF_CPU "PowerPC,5200@0"
  376. #define OF_TBCLK CONFIG_SYS_MPC5XXX_CLKIN
  377. #define OF_SOC "soc5200@f0000000"
  378. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2600"
  379. #endif /* __CONFIG_H */